欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第74页浏览型号Z8018008VSC的Datasheet PDF文件第75页浏览型号Z8018008VSC的Datasheet PDF文件第76页浏览型号Z8018008VSC的Datasheet PDF文件第77页浏览型号Z8018008VSC的Datasheet PDF文件第79页浏览型号Z8018008VSC的Datasheet PDF文件第80页浏览型号Z8018008VSC的Datasheet PDF文件第81页浏览型号Z8018008VSC的Datasheet PDF文件第82页  
Z8018x Family  
MPU User Manual  
63  
MMU and RESET  
During RESET, all bits of the CA field of CBAR are set to 1 while all bits  
of the BA field of CBAR, CBR and BBR are reset to 0. The logical 64KB  
address space corresponds directly with the first 64KB 0000H to FFFFH)  
of the 1024KB 00000H. to FFFFFH) physical address space. Thus, after  
RESET, the Z8X180 begins execution at logical and physical address 0.  
MMU Register Access Timing  
When data is written into CBAR, CBR or BBR, the value is effective  
from the cycle immediately following the I/O write cycle which updates  
these registers.  
During MMU programming insure that CPU program execution is not  
disrupted. The next cycle following MMU register programming is  
normally an Op Code fetch from the newly translated address. One  
technique is to localize all MMU programming routines in a Common  
Area that is always enabled.  
UM005001-ZMP0400  
 复制成功!