欢迎访问ic37.com |
会员登录 免费注册
发布采购

Z8018008VSC 参数 Datasheet PDF下载

Z8018008VSC图片预览
型号: Z8018008VSC
PDF下载: 下载PDF文件 查看货源
内容描述: 家庭MPU [Family MPU]
分类和应用:
文件页数/大小: 326 页 / 1089 K
品牌: ZILOG [ ZILOG, INC. ]
 浏览型号Z8018008VSC的Datasheet PDF文件第176页浏览型号Z8018008VSC的Datasheet PDF文件第177页浏览型号Z8018008VSC的Datasheet PDF文件第178页浏览型号Z8018008VSC的Datasheet PDF文件第179页浏览型号Z8018008VSC的Datasheet PDF文件第181页浏览型号Z8018008VSC的Datasheet PDF文件第182页浏览型号Z8018008VSC的Datasheet PDF文件第183页浏览型号Z8018008VSC的Datasheet PDF文件第184页  
Z8018x Family  
MPU User Manual  
165  
PRT Operation Notes  
TMDR data is accurately read without stopping down counting by  
reading the lower (TMDRnL*) and higher (TMDRnH*) bytes in that  
order. Also, TMDR is read or written by stopping the down  
1
counting.  
Take care to ensure that a timer reload does not occur during or  
between lower (RLDRnL*) and higher (RLDRnH*) byte writes. This  
may be guaranteed by system design/timing or by stopping down  
counting (with TMDR containing a non-zero value) during the RLDR  
updating. Similarly, in applications where TMDR is written at each  
TMDR overflow, the system/software design must guarantee that  
RLDR can be updated before the next overflow occurs. Otherwise,  
time base inaccuracy occurs.  
During RESET, the multiplexed A18/TOUT pin reverts to the address  
output. By reprogramming the TOC1 and TOC0 bits, the timer output  
function for PRT channel 1 is selected. The following paragraph  
describes the initial state of the TOUT pin after TOC1 and TOC0 are  
programmed to select the PRT channel 1 timer output function.  
PRT (channel 1) has not counted down to 0.  
If the PRT has not counted down to 0 (timed out), the initial state of  
TOUT depends on the programmed value in TOC1 and TOC0.  
Secondary Bus Interface  
E clock Output Timing  
The Z8X180 also has a secondary bus interface that allows it to easily  
interface with other peripheral families.  
1. *n = 0, 1  
UM005001-ZMP0400  
 复制成功!