欢迎访问ic37.com |
会员登录 免费注册
发布采购

XCV200E-6FGG456I 参数 Datasheet PDF下载

XCV200E-6FGG456I图片预览
型号: XCV200E-6FGG456I
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 1176 CLBs, 63504 Gates, 357MHz, 5292-Cell, CMOS, PBGA456, FBGA-456]
分类和应用: 时钟可编程逻辑
文件页数/大小: 99 页 / 927 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XCV200E-6FGG456I的Datasheet PDF文件第20页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第21页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第22页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第23页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第25页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第26页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第27页浏览型号XCV200E-6FGG456I的Datasheet PDF文件第28页  
R
Spartan-II FPGA Family: Functional Description  
DATA[7:0]  
CCLK  
WRITE  
BUSY  
M1 M2  
M0  
M1 M2  
M0  
Spartan-II  
FPGA  
Spartan-II  
FPGA  
D0:D7  
D0:D7  
CCLK  
WRITE  
BUSY  
CCLK  
WRITE  
BUSY  
CS  
CS(0)  
CS(1)  
CS  
PROGRAM  
PROGRAM  
330Ω  
DONE  
GND  
INIT  
DONE  
GND  
INIT  
DONE  
INIT  
PROGRAM  
DS001_18_060608  
Figure 18: Slave Parallel Configuration Circuit Diagram  
Multiple Spartan-II FPGAs can be configured using the  
Slave Parallel mode, and be made to start-up  
For the present example, the user holds WRITE and CS  
Low throughout the sequence of write operations. Note that  
when CS is asserted on successive CCLKs, WRITE must  
remain either asserted or de-asserted. Otherwise an abort  
will be initiated, as in the next section.  
simultaneously. To configure multiple devices in this way,  
wire the individual CCLK, Data, WRITE, and BUSY pins of  
all the devices in parallel. The individual devices are loaded  
separately by asserting the CS pin of each device in turn  
and writing the appropriate data. Sync-to-DONE start-up  
timing is used to ensure that the start-up sequence does not  
begin until all the FPGAs have been loaded. See "Start-up,"  
page 19.  
1. Drive data onto D0-D7. Note that to avoid contention,  
the data source should not be enabled while CS is Low  
and WRITE is High. Similarly, while WRITE is High, no  
more than one device’s CS should be asserted.  
2. On the rising edge of CCLK: If BUSY is Low, the data is  
accepted on this clock. If BUSY is High (from a previous  
write), the data is not accepted. Acceptance will instead  
occur on the first clock after BUSY goes Low, and the  
data must be held until this happens.  
Write  
When using the Slave Parallel Mode, write operations send  
packets of byte-wide configuration data into the FPGA.  
Figure 19, page 25 shows a flowchart of the write sequence  
used to load data into the Spartan-II FPGA. This is an  
expansion of the "Load Configuration Data Frames" block in  
Figure 11, page 18. The timing for write operations is shown  
in Figure 20, page 26.  
3. Repeat steps 1 and 2 until all the data has been sent.  
4. De-assert CS and WRITE.  
DS001-2 (v2.8) June 13, 2008  
Product Specification  
www.xilinx.com  
Module 2 of 4  
24  
 
 复制成功!