欢迎访问ic37.com |
会员登录 免费注册
发布采购

XC95144XL-10TQ100C 参数 Datasheet PDF下载

XC95144XL-10TQ100C图片预览
型号: XC95144XL-10TQ100C
PDF下载: 下载PDF文件 查看货源
内容描述: XC95144XL高性能CPLD [XC95144XL High Performance CPLD]
分类和应用: 可编程逻辑器件输入元件时钟
文件页数/大小: 10 页 / 93 K
品牌: XILINX [ XILINX, INC ]
 浏览型号XC95144XL-10TQ100C的Datasheet PDF文件第2页浏览型号XC95144XL-10TQ100C的Datasheet PDF文件第3页浏览型号XC95144XL-10TQ100C的Datasheet PDF文件第4页浏览型号XC95144XL-10TQ100C的Datasheet PDF文件第5页浏览型号XC95144XL-10TQ100C的Datasheet PDF文件第6页浏览型号XC95144XL-10TQ100C的Datasheet PDF文件第7页浏览型号XC95144XL-10TQ100C的Datasheet PDF文件第8页浏览型号XC95144XL-10TQ100C的Datasheet PDF文件第9页  
0
R
XC95144XL High Performance
CPLD
0
5
DS056 (v1.5) August 21, 2003
Preliminary Product Specification
Features
5 ns pin-to-pin logic delays
System frequency up to 178 MHz
144 macrocells with 3,200 usable gates
Available in small footprint packages
- 100-pin TQFP (81 user I/O pins)
- 144-pin TQFP (117 user I/O pins)
- 144-CSP (117 user I/O pins)
Optimized for high-performance 3.3V systems
- Low power operation
- 5V tolerant I/O pins accept 5V, 3.3V, and 2.5V
signals
- 3.3V or 2.5V output capability
- Advanced 0.35 micron feature size CMOS
Fast FLASH™ technology
Advanced system features
- In-system programmable
- Superior pin-locking and routability with
Fast CONNECT™ II switch matrix
- Extra wide 54-input Function Blocks
- Up to 90 product-terms per macrocell with
individual product-term allocation
- Local clock inversion with three global and one
product-term clocks
- Individual output enable per output pin with local
inversion
- Input hysteresis on all user and boundary-scan pin
inputs
- Bus-hold circuitry on all user pin inputs
- Full IEEE Standard 1149.1 boundary-scan (JTAG)
Fast concurrent programming
Slew rate control on individual outputs
Enhanced data security features
Excellent quality and reliability
- Endurance exceeding 10,000 program/erase
cycles
- 20 year data retention
- ESD protection exceeding 2,000V
Pin-compatible with 5V-core XC95144 device in the
100-pin TQFP package
Power Estimation
Power dissipation in CPLDs can vary substantially depend-
ing on the system frequency, design application and output
loading. To help reduce power dissipation, each macrocell
in a XC9500XL device may be configured for low-power
mode (from the default high-performance mode). In addi-
tion, unused product-terms and macrocells are automati-
cally deactivated by the software to further conserve power.
For a general estimate of I
CC
, the following equation may be
used:
I
CC
(mA) = MC
HS
(0.175*PT
HS
+ 0.345) + MC
LP
(0.052*PT
LP
+ 0.272) + 0.04 * MC
TOG
(MC
HS
+MC
LP
)* f
where:
MC
HS
= # macrocells in high-speed configuration
PT
HS
= average number of high-speed product terms
per macrocell
MC
LP
= # macrocells in low power configuration
PT
LP
= average number of low power product terms per
macrocell
f = maximum clock frequency
MCTOG = average % of flip-flops toggling per clock
(~12%)
This calculation was derived from laboratory measurements
of an XC9500XL part filled with 16-bit counters and allowing
a single output (the LSB) to be enabled. The actual I
CC
value varies with the design application and should be veri-
fied during normal system operation.
shows the
above estimation in a graphical form. For a more detailed
discussion of power consumption in this device, see Xilinx
application note
250
178 MHz
200
Typical ICC (mA)
150
Hi g
er
hP
form
a
nce
104 MHz
100
Low
P
ow
er
Description
The XC95144XL is a 3.3V CPLD targeted for high-perfor-
mance, low-voltage applications in leading-edge communi-
cations and computing systems. It is comprised of eight
54V18 Function Blocks, providing 3,200 usable gates with
propagation delays of 5 ns. See
for architecture
overview.
50
0
50
100
150
200
Clock Frequency (MHz)
DS056_01_121501
Figure 1:
Typical I
CC
vs. Frequency for XC95144XL
© 2003 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS056 (v1.5) August 21, 2003
Preliminary Product Specification
www.xilinx.com
1-800-255-7778
1