欢迎访问ic37.com |
会员登录 免费注册
发布采购

HW-MP-PQ208 参数 Datasheet PDF下载

HW-MP-PQ208图片预览
型号: HW-MP-PQ208
PDF下载: 下载PDF文件 查看货源
内容描述: MULTIPRO桌面工具 [MultiPRO Desktop Tool]
分类和应用:
文件页数/大小: 12 页 / 1164 K
品牌: XILINX [ XILINX, INC ]
 浏览型号HW-MP-PQ208的Datasheet PDF文件第4页浏览型号HW-MP-PQ208的Datasheet PDF文件第5页浏览型号HW-MP-PQ208的Datasheet PDF文件第6页浏览型号HW-MP-PQ208的Datasheet PDF文件第7页浏览型号HW-MP-PQ208的Datasheet PDF文件第9页浏览型号HW-MP-PQ208的Datasheet PDF文件第10页浏览型号HW-MP-PQ208的Datasheet PDF文件第11页浏览型号HW-MP-PQ208的Datasheet PDF文件第12页  
R
MultiPRO Desktop Tool  
Table 5: SS/JTAG/SPI Port: 14-Pin Ribbon Cable Connector (Cont’d)  
Ribbon  
Cable  
Number  
Slave-Serial  
JTAG  
SPI(2)  
Configuration Configuration Programming Type  
Description  
Mode  
Mode  
Mode  
Test Mode Select. This is the JTAG mode signal that establishes  
appropriate TAP state transitions for target ISP devices. It should be  
connected to the TMS pin on all target ISP devices that share the  
same data stream.  
4
TMS  
Out  
Test Clock. This is the clock signal for JTAG operations, and should  
be connected to the TCK pin on all target ISP devices that share the  
same data stream.  
6
TCK  
Out  
Test Data Out. This is the serial data stream received from the TDO  
8
TDO  
TDI  
In  
pin on the last device in a JTAG chain.  
Test Data In. This is the serial data stream transmitted to the TDI pin  
on the first device in a JTAG chain.  
10  
Out  
SPI Select. This pin is the active-Low SPI chip select signal. This  
4
6
SS  
Out  
Out  
(2)  
should be connected to the S pin on the SPI flash PROM.  
SPI Clock. This pin is the clock signal for SPI operations and should  
SCK  
(2)  
be connected to the C pin on the SPI flash PROM.  
SPI Master-Input, Slave-Output. This pin is the target serial output  
(2)  
8
MISO  
In  
data stream for SPI operations and should be connected to the Q  
pin on the SPI flash PROM.  
SPI Master-Output Slave-Input. This pin is the target serial input  
(2)  
10  
MOSI  
Out  
data stream for SPI operations and should be connected to the D  
pin on the SPI flash PROM.  
(1)  
Digital Ground.  
1, 3, 5, 7,  
9, 11, 13  
Notes:  
1. All odd pins (1, 3, 5, 7, 9, 11, and 13) should be connected to digital ground on the target end of the ribbon cable. Minimum crosstalk is  
achieved when using all grounds.  
2. The listed SPI pin names match those of SPI flash memories from STMicroelectronics. Pin names of compatible SPI devices from other  
vendors can be different. Consult the vendor's SPI device data sheet for corresponding pin names.  
Caution! The PROG_B pin of the FPGA, which is connected to a target SPI device, must be asserted Low during SPI programming to  
ensure the FPGA does not contend with the SPI programming operation.  
3. The target reference voltage must be regulated and must not have a current-limiting resistor in series with the V  
pin.  
REF  
Table 6: SelectMAP Port: 34-Pin Ribbon Cable Connector Interface Pin Descriptions  
Ribbon Cable Pin  
Number  
SelectMAP  
Configuration Mode  
Type  
Description  
16  
14  
12  
10  
8
D0  
D1  
BIDIR  
BIDIR  
BIDIR  
BIDIR  
BIDIR  
BIDIR  
BIDIR  
BIDIR  
OUT  
Byte-Wide Data Bus, Bit 0  
Byte-Wide Data Bus, Bit 1  
Byte-Wide Data Bus, Bit 2  
Byte-Wide Data Bus, Bit 3  
Byte-Wide Data Bus, Bit 4  
Byte-Wide Data Bus, Bit 5  
Byte-Wide Data Bus, Bit 6  
Byte-Wide Data Bus, Bit 7  
Configuration Clock  
D2  
D3  
D4  
6
D5  
4
D6  
2
D7  
18  
20  
22  
24  
26  
CCLK  
RDWR  
BUSY  
DONE  
INIT  
OUT  
Configuration Read / Write Control  
Configuration Flow Control  
Configuration Done  
IN  
IN  
BIDIR  
Configuration Initialize  
DS114 (v1.9) February 8, 2008  
www.xilinx.com  
Product Specification  
8
 复制成功!