欢迎访问ic37.com |
会员登录 免费注册
发布采购

DS092 参数 Datasheet PDF下载

DS092图片预览
型号: DS092
PDF下载: 下载PDF文件 查看货源
内容描述: XC2C64的CoolRunner -II CPLD [XC2C64 CoolRunner-II CPLD]
分类和应用:
文件页数/大小: 12 页 / 84 K
品牌: XILINX [ XILINX, INC ]
 浏览型号DS092的Datasheet PDF文件第2页浏览型号DS092的Datasheet PDF文件第3页浏览型号DS092的Datasheet PDF文件第4页浏览型号DS092的Datasheet PDF文件第5页浏览型号DS092的Datasheet PDF文件第6页浏览型号DS092的Datasheet PDF文件第7页浏览型号DS092的Datasheet PDF文件第8页浏览型号DS092的Datasheet PDF文件第9页  
0
R
XC2C64 CoolRunner-II CPLD
0
0
DS092 (v1.2) May 13, 2002
Advance Product Specification
Features
Optimized for 1.8V systems
- As fast as 4.0 ns pin-to-pin logic delays
- As low as 15
µA
quiescent current
- 64 macrocells with up to 1,600 logic gates
- Fast input registers
- Slew rate control on individual outputs
- LVCMOS 1.8V through 3.3V
- 1.5V I/O compatible
- LVTTL 3.3V
Available in multiple package options
- 44-pin PLCC with 33 user I/O
- 44-pin VQFP with 33 user I/O
- 56-ball CP BGA with 45 user I/O
- 100-pin VQFP with 64 user I/O
Advanced system features
- Fastest in system programming
·
1.8V ISP using IEEE 1532 (JTAG) interface
- IEEE1149.1 JTAG Boundary Scan Test
- Optional Schmitt-trigger input (per pin)
- Fast Zero Power™ (FZP) 100% CMOS product
term generation
- Flexible clocking modes
·
Optional DualEDGE triggered registers
- Global signal options with macrocell control
·
Multiple global clocks with phase selection per
macrocell
·
Multiple global output enables
·
Global set/reset
- Efficient control term clocks, output enables and
set/resets for each macrocell and shared across
function blocks
- Advanced design security
- Open-drain output option for Wired-OR and LED
drive
- Optional configurable grounds on unused I/Os
- Mixed I/O voltages compatible with 1.5V, 1.8V,
2.5V, and 3.3V logic levels
- PLA architecture
·
Superior pinout retention
·
100% product term routability across function
block
- Hot pluggable
Description
The CoolRunner-II 64-macrocell device is designed for both
high performance and low power applications. This lends
power savings to high-end communication equipment and
high speed to battery operated devices. Due to the low
power stand-by and dynamic operation, overall system reli-
ability is improved
This device consists of four Function Blocks inter-con-
nected by a low power Advanced Interconnect Matrix (AIM).
The AIM feeds 40 true and complement inputs to each
Function Block. The Function Blocks consist of a 40 by 56
P-term PLA and 16 macrocells which contain numerous
configuration bits that allow for combinational or registered
modes of operation.
Additionally, these registers can be globally reset or preset
and configured as a D or T flip-flop or as a D latch. There
are also multiple clock signals, both global and local product
term types, configured on a per macrocell basis. Output pin
configurations include slew rate limit, bus hold, pull-up,
open drain and programmable grounds. A Schmitt trigger
input is available on a per input pin basis. In addition to stor-
ing macrocell output states, the macrocell registers may be
configured as "fast input" registers to store signals directly
from input pins.
Clocking is available on a global or Function Block basis.
Three global clocks are available for all Function Blocks as
a synchronous clock source. Macrocell registers can be
individually configured to power up to the zero or one state.
A global set/reset control line is also available to asynchro-
nously set or reset selected registers during operation.
Additional local clock, synchronous clock-enable, asyncho-
nous set/reset and output enable signals can be formed
using product terms on a per-macrocell or per-Function
Block basis.
A DualEDGE flip-flop feature is also available on a per mac-
rocell basis. This feature allows high performance synchro-
nous operation based on lower frequency clocking to help
reduce the total power consumption of the device.
The CoolRunner-II 64-macrocell CPLD is I/O compatible
with standard LVTTL and LVCMOS18, LVCMOS25, and
LVCMOS33 (see
Table 1).
This device is also 1.5V I/O com-
patible with the use of Schmitt-trigger inputs.
Refer to the CoolRunner™-II family data sheet for architec-
ture description.
© 2002 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS092 (v1.2) May 13, 2002
Advance Product Specification
1-800-255-7778
1