欢迎访问ic37.com |
会员登录 免费注册
发布采购

DS070 参数 Datasheet PDF下载

DS070图片预览
型号: DS070
PDF下载: 下载PDF文件 查看货源
内容描述: QPRO家庭XC1700D QML配置PROM的 [QPRO Family of XC1700D QML Configuration PROMs]
分类和应用: 可编程只读存储器
文件页数/大小: 11 页 / 106 K
品牌: XILINX [ XILINX, INC ]
 浏览型号DS070的Datasheet PDF文件第1页浏览型号DS070的Datasheet PDF文件第3页浏览型号DS070的Datasheet PDF文件第4页浏览型号DS070的Datasheet PDF文件第5页浏览型号DS070的Datasheet PDF文件第6页浏览型号DS070的Datasheet PDF文件第7页浏览型号DS070的Datasheet PDF文件第8页浏览型号DS070的Datasheet PDF文件第9页  
QPRO Family of XC1700D QML Configuration PROMs
R
Pin Description
DATA
Data output, 3-stated when either CE or OE are inactive.
During programming, the DATA pin is I/O. Note that OE can
be programmed to be either active High or active Low.
ation, this pin
must
be connected to V
CC
. Failure to do so
may lead to unpredictable, temperature-dependent opera-
tion and severe problems in circuit debugging. Do not leave
V
PP
floating!
V
CC
and GND
V
CC
is positive supply pin and GND is ground pin.
CLK
Each rising edge on the CLK input increments the internal
address counter, if both CE and OE are active.
PROM Pinouts
Pin Name
DATA
CLK
RESET/OE (OE/RESET)
CE
GND
CEO
V
PP
V
CC
8-pin
1
2
3
4
5
6
7
8
RESET/OE
When High, this input holds the address counter reset and
3-states the DATA output. The polarity of this input pin is
programmable as either RESET/OE or OE/RESET. To avoid
confusion, this document describes the pin as RESET/OE,
although the opposite polarity is possible on all devices.
When RESET is active, the address counter is held at zero,
and the DATA output is put in a high-impedance state. The
polarity of this input is programmable. The default is active
High RESET, but the preferred option is active Low RESET,
because it can be driven by the FPGAs INIT pin.
The polarity of this pin is controlled in the programmer inter-
face. This input pin is easily inverted using the Xilinx
HW-130 programmer software. Third-party programmers
have different methods to invert this pin.
Capacity
Device
XC1736D
XC1765D
XC17128D
XC17256D
Configuration Bits
36,288
65,536
131,072
262,144
CE
When High, this pin disables the internal address counter,
3-states the DATA output, and forces the device into low-I
CC
standby mode.
CEO
Chip Enable output, to be connected to the CE input of the
next PROM in the daisy chain. This output is Low when the
CE and OE inputs are both active AND the internal address
counter has been incremented beyond its Terminal Count
(TC) value. In other words: when the PROM has been read,
CEO will follow CE as long as OE is active. When OE goes
inactive, CEO stays High until the PROM is reset. Note that
OE can be programmed to be either active High or active
Low.
Number of Configuration Bits, Including
Header for Xilinx FPGAs and Compatible
PROMs
Device
XC3000/A series
XC4000 series
XQ4005E
XQ4010E
XQ4013E
Configuration Bits
14,819 to 94,984
95,008 to 247,968
95,008
178,144
247,968
PROM
XC1765D to
XC17128D
XC17128D to
XC17256D
XC17128D
XC17256D
XC17256D
V
PP
Programming voltage. No overshoot above the specified
max voltage is permitted on this pin. For normal read oper-
2
1-800-255-7778
Product Specification