欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962R9957201QYX 参数 Datasheet PDF下载

5962R9957201QYX图片预览
型号: 5962R9957201QYX
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 1536 CLBs, 322970 Gates, CMOS, CQFP228, CERAMIC, QFP-228]
分类和应用: 可编程逻辑
文件页数/大小: 14 页 / 179 K
品牌: XILINX [ XILINX, INC ]
 浏览型号5962R9957201QYX的Datasheet PDF文件第2页浏览型号5962R9957201QYX的Datasheet PDF文件第3页浏览型号5962R9957201QYX的Datasheet PDF文件第4页浏览型号5962R9957201QYX的Datasheet PDF文件第5页浏览型号5962R9957201QYX的Datasheet PDF文件第6页浏览型号5962R9957201QYX的Datasheet PDF文件第7页浏览型号5962R9957201QYX的Datasheet PDF文件第8页浏览型号5962R9957201QYX的Datasheet PDF文件第9页  
0
R
QPro Virtex 2.5V Radiation
Hardened FPGAs
0
2
DS028 (v1.2) November 5, 2001
Preliminary Product Specification
-
-
-
-
Complete support for Unified Libraries, Relationally
Placed Macros, and Design Manager
Wide selection of PC and workstation platforms
Unlimited reprogrammability
Four programming modes
Features
0.22
µm
5-layer epitaxial process
QML certified
Radiation hardened FPGAs for space and satellite
applications
Guaranteed total ionizing dose to 100K Rad(si)
Latch-up immune to LET = 125 MeV cm
2
/mg
SEU immunity achievable with recommended
redundancy implementation
Guaranteed over the full military temperature range
(–55°C to +125°C)
Fast, high-density Field-Programmable Gate Arrays
-
-
-
-
-
-
-
Densities from 100k to 1M system gates
System performance up to 200 MHz
Hot-swappable for Compact PCI
16 high-performance interface standards
Connects directly to ZBTRAM devices
Four dedicated delay-locked loops (DLLs) for
advanced clock control
Four primary low-skew global clock distribution
nets, plus 24 secondary global nets
LUTs configurable as 16-bit RAM, 32-bit RAM,
16-bit dual-ported RAM, or 16-bit Shift Register
Configurable synchronous dual-ported 4k-bit
RAMs
Fast interfaces to external high-performance RAMs
Dedicated carry logic for high-speed arithmetic
Dedicated multiplier support
Cascade chain for wide-input functions
Abundant registers/latches with clock enable, and
dual synchronous/asynchronous set and reset
Internal 3-state bussing
IEEE 1149.1 boundary-scan logic
Die-temperature sensing device
SRAM-based in-system configuration
Available to Standard Microcircuit Drawings. Contact
Defense Supply Center Columbus (DSCC) for more
information at http://www.dscc.dla.mil
-
-
-
5962-99572 for XQVR300
5962-99573 for XQVR600
5962-99574 for XQVR1000
Description
The QPro™ Virtex™ FPGA family delivers high-perfor-
mance, high-capacity programmable logic solutions. Dra-
matic increases in silicon efficiency result from optimizing
the new architecture for place-and-route efficiency and
exploiting an aggressive 5-layer-metal 0.22
µm
CMOS pro-
cess. These advances make QPro Virtex FPGAs powerful
and flexible alternatives to mask-programmed gate arrays.
The Virtex radiation hardened family comprises the three
members shown in
Building on experience gained from previous generations of
FPGAs, the Virtex family represents a revolutionary step
forward in programmable logic design. Combining a wide
variety of programmable system features, a rich hierarchy of
fast, flexible interconnect resources, and advanced process
technology, the QPro Virtex family delivers a high-speed
and high-capacity programmable logic solution that
enhances design flexibility while reducing time-to-market.
Refer to the
commercial data sheet for more information on
device architecture and timing specifications.
Multi-standard SelectI/O™ interfaces
Built-in clock-management circuitry
Hierarchical memory system
-
-
-
Flexible architecture that balances speed and density
-
-
-
-
-
-
-
Supported by FPGA Foundation™ and Alliance
Development Systems
© 2001 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS028 (v1.2) November 5, 2001
Preliminary Product Specification
1-800-255-7778
1