欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-9957501NUB 参数 Datasheet PDF下载

5962-9957501NUB图片预览
型号: 5962-9957501NUB
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 3136 CLBs, 55000 Gates, 200MHz, CMOS, PBGA432, PLASTIC, BGA-432]
分类和应用: 时钟可编程逻辑
文件页数/大小: 22 页 / 171 K
品牌: XILINX [ XILINX, INC ]
 浏览型号5962-9957501NUB的Datasheet PDF文件第3页浏览型号5962-9957501NUB的Datasheet PDF文件第4页浏览型号5962-9957501NUB的Datasheet PDF文件第5页浏览型号5962-9957501NUB的Datasheet PDF文件第6页浏览型号5962-9957501NUB的Datasheet PDF文件第8页浏览型号5962-9957501NUB的Datasheet PDF文件第9页浏览型号5962-9957501NUB的Datasheet PDF文件第10页浏览型号5962-9957501NUB的Datasheet PDF文件第11页  
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —
R
QPRO XQ4000XL Series QML High-Reliability FPGAs
CLB Switching Characteristics
(Continued)
-3
Symbol
Hold Time After Clock K
-1
Max
-
-
-
-
-
-
-
-
-
-
-
3.7
19.8
166
Min
0
0
0
0
0
0
0
0
2.5
2.5
2.5
-
-
-
Max
-
-
-
-
-
-
-
-
-
-
-
2.8
15.0
200
Units
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
MHz
Description
F/G inputs
F/G inputs via H
C inputs via SR/H0 through H
C inputs via H1 through H
C inputs via D
IN
/H2 through H
C inputs via D
IN
/H2
C inputs via EC
C inputs via SR, going Low (inactive)
Clock High time
Clock Low time
Width (High)
Min
0
0
0
0
0
0
0
0
3.0
3.0
3.0
-
-
-
T
CKI
T
CKIH
T
CKHH0
T
CKHH1
T
CKHH2
T
CKDI
T
CKEC
T
CKR
Clock
T
CH
T
CL
T
RPW
Set/Reset Direct
Delay from C inputs via S/R, going High to Q
T
RIO
Global Set/Reset
Minimum GSR pulse width
T
MRW
T
MRQ
F
TOG
Delay from GSR input to any Q
Toggle frequency (MHz) (for export control)
See
for T
RRI
values per device.
DS029 (v2.0) March 7, 2014
Product Specification
7