欢迎访问ic37.com |
会员登录 免费注册
发布采购

5962-9851101NUB 参数 Datasheet PDF下载

5962-9851101NUB图片预览
型号: 5962-9851101NUB
PDF下载: 下载PDF文件 查看货源
内容描述: [Field Programmable Gate Array, 2304 CLBs, 40000 Gates, 166MHz, CMOS, PBGA432, PLASTIC, BGA-432]
分类和应用: 时钟可编程逻辑
文件页数/大小: 22 页 / 171 K
品牌: XILINX [ XILINX, INC ]
 浏览型号5962-9851101NUB的Datasheet PDF文件第3页浏览型号5962-9851101NUB的Datasheet PDF文件第4页浏览型号5962-9851101NUB的Datasheet PDF文件第5页浏览型号5962-9851101NUB的Datasheet PDF文件第6页浏览型号5962-9851101NUB的Datasheet PDF文件第8页浏览型号5962-9851101NUB的Datasheet PDF文件第9页浏览型号5962-9851101NUB的Datasheet PDF文件第10页浏览型号5962-9851101NUB的Datasheet PDF文件第11页  
— OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE — OBSOLETE —  
R
QPRO XQ4000XL Series QML High-Reliability FPGAs  
CLB Switching Characteristics (Continued)  
-3  
-1  
Symbol  
Description  
Min  
Max  
Min  
Max  
Units  
Hold Time After Clock K  
T
F/G inputs  
0
0
0
0
0
0
0
0
-
-
-
-
-
-
-
-
0
0
0
0
0
0
0
0
-
-
-
-
-
-
-
-
ns  
ns  
ns  
ns  
ns  
ns  
ns  
ns  
CKI  
T
F/G inputs via H  
CKIH  
T
T
T
C inputs via SR/H0 through H  
C inputs via H1 through H  
CKHH0  
CKHH1  
CKHH2  
C inputs via D /H2 through H  
IN  
T
C inputs via D /H2  
CKDI  
IN  
T
C inputs via EC  
CKEC  
T
C inputs via SR, going Low (inactive)  
CKR  
Clock  
T
Clock High time  
Clock Low time  
3.0  
3.0  
-
-
2.5  
2.5  
-
-
ns  
ns  
CH  
T
CL  
Set/Reset Direct  
T
Width (High)  
3.0  
-
-
2.5  
-
-
ns  
ns  
RPW  
T
Delay from C inputs via S/R, going High to Q  
3.7  
2.8  
RIO  
Global Set/Reset  
T
Minimum GSR pulse width  
-
19.8  
-
15.0  
ns  
MRW  
T
Delay from GSR input to any Q  
Toggle frequency (MHz) (for export control)  
See page 17 for T  
values per device.  
RRI  
MRQ  
F
-
166  
-
200  
MHz  
TOG  
DS029 (v2.0) March 7, 2014  
www.xilinx.com  
7
Product Specification  
 复制成功!