X28HC64
CE Controlled Write Cycle
t
WC
ADDRESS
t
t
AH
AS
t
CW
CE
t
OES
OE
t
OEH
t
t
CH
CS
WE
t
DV
DATA IN
DATA VALID
t
t
DH
DS
HIGH Z
DATA OUT
3857 FHD F07
Page Write Cycle
OE(7)
CE
WE
t
t
BLC
WP
t
WPH
ADDRESS *(8)
I/O
LAST BYTE
BYTE 0
BYTE 1
BYTE 2
BYTE n
BYTE n+1
BYTE n+2
t
WC
*For each successive write within the page write operation, A –A should be the same or
12
6
writes to an unknown address could occur.
3857 FHD F08
Notes: (7) Between successive byte writes within a page write operation, OE can be strobed LOW: e.g. this can be done with CE and WE
HIGH to fetch data from another memory device within the system for the next write; or with WE HIGH and CE LOW effectively
performing a polling operation.
(8) The timings shown above are unique to page write operations. Individual byte load operations within the page write must
conform to either the CE or WE controlled write cycle timing.
14