欢迎访问ic37.com |
会员登录 免费注册
发布采购

X1226S8I 参数 Datasheet PDF下载

X1226S8I图片预览
型号: X1226S8I
PDF下载: 下载PDF文件 查看货源
内容描述: 实时时钟/日历与EEPROM [Real Time Clock/Calendar with EEPROM]
分类和应用: 计时器或实时时钟微控制器和处理器外围集成电路光电二极管可编程只读存储器电动程控只读存储器电可擦编程只读存储器
文件页数/大小: 24 页 / 420 K
品牌: XICOR [ XICOR INC. ]
 浏览型号X1226S8I的Datasheet PDF文件第9页浏览型号X1226S8I的Datasheet PDF文件第10页浏览型号X1226S8I的Datasheet PDF文件第11页浏览型号X1226S8I的Datasheet PDF文件第12页浏览型号X1226S8I的Datasheet PDF文件第14页浏览型号X1226S8I的Datasheet PDF文件第15页浏览型号X1226S8I的Datasheet PDF文件第16页浏览型号X1226S8I的Datasheet PDF文件第17页  
X1226  
Random Read  
read from the newly loaded address. This operation  
could be useful if the master knows the next address it  
needs to read, but is not ready for the data.  
Random read operations allow the master to access  
any location in the X1226. Prior to issuing the Slave  
Address Byte with the R/W bit set to zero, the master  
must first perform a “dummy” write operation.  
Sequential Read  
Sequential reads can be initiated as either a current  
address read or random address read. The first data  
byte is transmitted as with the other modes; however,  
the master now responds with an acknowledge, indi-  
cating it requires additional data. The device continues  
to output data for each acknowledge received.The mas-  
ter terminates the read operation by not responding with  
an acknowledge and then issuing a stop condition.  
The master issues the start condition and the slave  
address byte, receives an acknowledge, then issues  
the word address bytes. After acknowledging receipt of  
each word address byte, the master immediately  
issues another start condition and the slave address  
byte with the R/W bit set to one. This is followed by an  
acknowledge from the device and then by the eight bit  
data word. The master terminates the read operation  
by not responding with an acknowledge and then issu-  
ing a stop condition. Refer to Figure 12 for the address,  
acknowledge, and data transfer sequence.  
The data output is sequential, with the data from  
address n followed by the data from address n + 1. The  
address counter for read operations increments  
through all page and column addresses, allowing the  
entire memory contents to be serially read during one  
operation. At the end of the address space the counter  
“rolls over” to the start of the address space and the  
X1226 continues to output data for each acknowledge  
received. Refer to Figure 13 for the acknowledge and  
data transfer sequence.  
In a similar operation called “Set Current Address,the  
device sets the address if a stop is issued instead of  
the second start shown in Figure 12. The X1226 then  
goes into standby mode after the stop and all bus  
activity will be ignored until a start is detected. This  
operation loads the new address into the address  
counter. The next Current Address Read operation will  
Figure 12. Random Address Read Sequence  
S
t
S
S
t
o
p
t
a
r
Signals from  
the Master  
Slave  
Address  
Word  
Address 0  
a
r
Slave  
Address  
Word  
Address 1  
t
t
SDA Bus  
1
1 1 1 1  
1
1 1 1 0  
0 0 0 0 0 0 0  
A
C
K
A
C
K
A
C
K
A
C
K
Signals from  
the Slave  
Data  
Figure 1±. Sequential Read Sequence  
S
t
o
p
Slave  
Address  
A
C
K
A
C
K
A
C
K
Signals from  
the Master  
SDA Bus  
1
A
C
K
Signals from  
the Slave  
Data  
(2)  
Data  
(n-1)  
Data  
(1)  
Data  
(n)  
(n is any integer greater than 1)  
Characteristics subject to change without notice. 13 of 24  
REV 1.1.24 1/13/03  
www.xicor.com