欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM8750CLSEFL 参数 Datasheet PDF下载

WM8750CLSEFL图片预览
型号: WM8750CLSEFL
PDF下载: 下载PDF文件 查看货源
内容描述: 立体声编解码器用于便携式音频应用 [Stereo CODEC for Portable Audio Applications]
分类和应用: 解码器编解码器便携式
文件页数/大小: 65 页 / 733 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM8750CLSEFL的Datasheet PDF文件第42页浏览型号WM8750CLSEFL的Datasheet PDF文件第43页浏览型号WM8750CLSEFL的Datasheet PDF文件第44页浏览型号WM8750CLSEFL的Datasheet PDF文件第45页浏览型号WM8750CLSEFL的Datasheet PDF文件第47页浏览型号WM8750CLSEFL的Datasheet PDF文件第48页浏览型号WM8750CLSEFL的Datasheet PDF文件第49页浏览型号WM8750CLSEFL的Datasheet PDF文件第50页  
WM8750L  
Production Data  
The BCM generator uses the ADCLRC signal, hence the ADCLRC signal must be enabled when  
using bit clock mode. To enable the ADCLRC signal, either the ADC must be powered up or, if the  
ADC is not in use, the LRCM bit must be set to enable both the ADCLRC and DACLRC signals when  
either the ADC or the DAC is enabled.  
Note that, when the BCM function is enabled, the following restrictions apply:  
1. The bit clock invert (BCLKINV) function is not available.  
2. The DAC and ADC must be operated at the same sample rate.  
3. DSP Mode-B digital audio interface mode is not available and must not be selected.  
Figure 25 Bit Clock Mode  
Note: The shaded bit clock cycles are present only when 24-bit mode is selected. Please refer to the  
"Bit Clock Mode" description for details.  
CLOCK OUTPUT  
By default ADCLRC (pin 9) is the ADC word clock input/output. Under the control of ADCLRM[1:0],  
register 27(1Bh) bits [8:7] the ADCLRC pin may be configured as a clock output. If ADCLRM is 01, 10  
or 11 then ADCLRC pin is always an output even in slave mode or when TRI = ‘1’, (see Table 38).  
The ADC then uses the DACLRC pin as its LRCLK in both master and slave modes.  
REGISTER  
ADDRESS  
BIT  
LABEL DEFAULT  
DESCRIPTION  
R27(1Bh)  
Additional  
Control (3)  
Configures ADCLRC pin  
8:7 ADCLRM  
[1:0]  
00  
00 = ADCLRC is ADC word clock input (slave  
mode) or ADCLRC output (master mode)  
01 = ADCLRC pin is MCLK output  
10 = ADCLRC pin is MCLK / 5.5 output  
11 = ADCLRC pin is MCLK / 6 output  
Table 38 ADCLRC Clock Output  
PD, Rev 4.4, August 2012  
46  
w
 复制成功!