欢迎访问ic37.com |
会员登录 免费注册
发布采购

WM8326GEFL/RV 参数 Datasheet PDF下载

WM8326GEFL/RV图片预览
型号: WM8326GEFL/RV
PDF下载: 下载PDF文件 查看货源
内容描述: 处理器电源管理子系统 [Processor Power Management Subsystem]
分类和应用:
文件页数/大小: 255 页 / 1340 K
品牌: WOLFSON [ WOLFSON MICROELECTRONICS PLC ]
 浏览型号WM8326GEFL/RV的Datasheet PDF文件第142页浏览型号WM8326GEFL/RV的Datasheet PDF文件第143页浏览型号WM8326GEFL/RV的Datasheet PDF文件第144页浏览型号WM8326GEFL/RV的Datasheet PDF文件第145页浏览型号WM8326GEFL/RV的Datasheet PDF文件第147页浏览型号WM8326GEFL/RV的Datasheet PDF文件第148页浏览型号WM8326GEFL/RV的Datasheet PDF文件第149页浏览型号WM8326GEFL/RV的Datasheet PDF文件第150页  
WM8326  
Production Data  
29 REGISTER BITS BY ADDRESS  
REGISTER  
ADDRESS  
BIT  
LABEL  
DEFAULT  
DESCRIPTION  
REFER TO  
R0 (00h)  
Reset ID  
CHIP_ID [15:0]  
Writing to this register causes a Software Reset. The  
register map contents may be reset, depending on  
SW_RESET_CFG.  
15:0  
0000_0000  
_0000_000  
0
Reading from this register will indicate Chip ID.  
Register 00h Reset ID  
REGISTER  
ADDRESS  
BIT  
LABEL  
DEFAULT  
DESCRIPTION  
REFER TO  
R1 (01h)  
Revision  
PARENT_REV  
[7:0]  
The revision number of the parent die  
15:8  
7:0  
0000_0000  
0000_0000  
CHILD_REV  
[7:0]  
The revision number of the child die (when present)  
Register 01h Revision  
REGISTER  
ADDRESS  
BIT  
LABEL  
DEFAULT  
DESCRIPTION  
REFER TO  
R16384  
(4000h)  
Parent ID  
PARENT_ID  
[15:0]  
The ID of the parent die  
15:0  
0110_0010  
_0100_011  
0
Register 4000h Parent ID  
REGISTER  
ADDRESS  
BIT  
LABEL  
DEFAULT  
DESCRIPTION  
REFER TO  
R16385  
(4001h)  
PVDD  
SYSLO_ERR_  
ACT [1:0]  
SYSLO Error Action  
15:14  
00  
Selects the action taken when SYSLO is asserted  
00 = Interrupt  
Control  
01 = WAKE transition  
10 = Reserved  
11 = OFF transition  
SYSLO_STS  
SYSLO Status  
11  
0
0 = Normal  
1 = PVDD is below SYSLO threshold  
SYSLO threshold (falling PVDD)  
SYSLO_THR  
[2:0]  
6:4  
010  
This is the falling PVDD voltage at which SYSLO will be  
asserted  
000 = 2.8V  
001 = 2.9V  
111 = 3.5V  
SYSOK_THR  
[2:0]  
SYSOK threshold (rising PVDD)  
2:0  
101  
This is the rising PVDD voltage at which SYSOK will be  
asserted  
000 = 2.8V  
001 = 2.9V  
111 = 3.5V  
Note that the SYSOK hysteresis margin is added to  
these threshold levels.  
Register 4001h PVDD Control  
PD, June 2012, Rev 4.0  
146  
w
 复制成功!