Preliminary
VG36641641BT
CMOS Synchronous Dynamic RAM
VIS
Full Page Write Cycle (2 of 2)
Burst Length=Full Page, CAS Latency=3
T0 T1 T2 T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 T20 T21 T22
CLK
CKE
t
CK
High
CS
RAS
CAS
WE
BS
Ra
Rb
Rb
Ra
Ra
A10
Ca
Ra
Ca
ADD
DQM
t
BDL
Data is ignored.
Hi-Z
DAa+1
DAa
DBa+1 DBa+2
DBa+4
DBa+3 DBa+5
DAa
DAa+1
DAa-1
DBa
DAa+2 DAa+3
Activate
DQ
Write
Write
Command
Bank A
Activate
Command
Bank A
Activate
Command
Bank B
(Bank D)
Command
Bank B
Precharge
Command
Bank B
(Bank D)
Command
Bank B
(Bank D)
(Bank D)
Full page burst operation
does not terminate when
the burst length is satisfied;
the burst counter increments
and continues bursting
beginning with the starting
address
The burst counter wraps
from the highest order
page address back to zero
during this time interval
Burst Stop
Command
Document : 1G5-0127
Rev2
Page63