欢迎访问ic37.com |
会员登录 免费注册
发布采购

VSC7961YD 参数 Datasheet PDF下载

VSC7961YD图片预览
型号: VSC7961YD
PDF下载: 下载PDF文件 查看货源
内容描述: 3.125Gb / s的PECL限幅放大器与LOS检测 [3.125Gb/s PECL Limiting Amplifier with LOS Detect]
分类和应用: ATM集成电路SONET集成电路SDH集成电路电信集成电路电信电路放大器光电二极管瞄准线异步传输模式
文件页数/大小: 10 页 / 98 K
品牌: VITESSE [ VITESSE SEMICONDUCTOR CORPORATION ]
 浏览型号VSC7961YD的Datasheet PDF文件第2页浏览型号VSC7961YD的Datasheet PDF文件第3页浏览型号VSC7961YD的Datasheet PDF文件第4页浏览型号VSC7961YD的Datasheet PDF文件第5页浏览型号VSC7961YD的Datasheet PDF文件第6页浏览型号VSC7961YD的Datasheet PDF文件第8页浏览型号VSC7961YD的Datasheet PDF文件第9页浏览型号VSC7961YD的Datasheet PDF文件第10页  
VITESSE
SEMICONDUCTOR CORPORATION
Advance Product Information
VSC7961
Detailed Description
3.125Gb/s PECL Limiting Amplifier with LOS Detect
The VSC7961 is a high-speed limiting amplifier with Loss of Signal (LOS) detect. The device is designed
to operate with a 3.3V or 5V supply in SDH/SONET and Fibre Channel applications up to 3.125Gb/s. The
VSC7961 has positive emitter-coupled logic (PECL) outputs. The VSC7959 provides the same functionality as
the VSC7961 with current-mode logic (CML) outputs. The key features of the VSC7961 are Loss-of-Signal
(LOS) detect, output offset correction, output squelch, low power supply current, and fast rise and fall times.
The inputs of the device provide 100Ω input impedance between IN+ and IN- and are intended to be DC-
coupled. The PECL output circuits should be terminated through 50Ω to V
CC
- 2V.
Loss of Signal (LOS) Detect
This feature utilizes an rms power detector with programmable LOS indicator to provide two outputs, LOS
and LOS. The input TH is used to set the threshold at which the loss of signal detector outputs, LOS and LOS,
change state. See Loss of Signal Specifications (Table 3) for setting the resistor value between TH and ground.
The Loss-of-Signal Truth Table (Table 4) clarifies how LOS and SQUELCH interact.
Optional Squelch
Squelch is disabled when SQUELCH is not connected or is set to TTL low level. When SQUELCH is set to
TTL high level and LOS is asserted, the data outputs, OUT+ and OUT- are forced to static levels. If LOS is not
asserted, the outputs will not be squelched.
Offset Correction
This feature is provided to ensure that the offsets in the amplifier coupled with its gain do not cause the out-
put buffer to give a false output. Because of the high gain of the amplifier, offset correction using a low-fre-
quency feedback loop reduces input offset. If no component is placed between pins CZ1 and CZ2, the low
frequency cut-off is 2MHz. If a 0.1
µ
F capacitor is placed between CZ1 and CZ2, the low frequency cut-off is
lowered to about 2kHz. For Fibre Channel and Gigabit Ethernet applications, leave pins CZ1 and CZ2 open. For
ATM/SONET and other scrambled non-return-to-zero (NRZ) applications, place a 0.1
µ
F capacitor between
CZ1 and CZ2. This maintains a one-decade separation between the lowest input frequency and the low fre-
quency cut-off. The low frequency cut-off of the offset correction loop is given by the following equation:
f
OC
= 43 / [2π * 35k (C
Z
+ 100pF)]
= 196* 10
-6
/ (C
Z
+ 100pF)
= 196* 10
-6
/ (0.1µF + 100pF)
= 1.96kHz
G52360-0, Rev 2.0
02/09/01
©
VITESSE
SEMICONDUCTOR CORPORATION
• 741 Calle Plano • Camarillo, CA 93012
Tel: (800) VITESSE • FAX: (805) 987-5896 • Email: prodinfo@vitesse.com
Internet: www.vitesse.com
Page 7