欢迎访问ic37.com |
会员登录 免费注册
发布采购

TS512MDOM40V 参数 Datasheet PDF下载

TS512MDOM40V图片预览
型号: TS512MDOM40V
PDF下载: 下载PDF文件 查看货源
内容描述: 40针IDE闪存模块 [40-Pin IDE Flash Module]
分类和应用: 闪存
文件页数/大小: 52 页 / 1356 K
品牌: TRANSCEND [ TRANSCEND INFORMATION. INC. ]
 浏览型号TS512MDOM40V的Datasheet PDF文件第44页浏览型号TS512MDOM40V的Datasheet PDF文件第45页浏览型号TS512MDOM40V的Datasheet PDF文件第46页浏览型号TS512MDOM40V的Datasheet PDF文件第47页浏览型号TS512MDOM40V的Datasheet PDF文件第48页浏览型号TS512MDOM40V的Datasheet PDF文件第50页浏览型号TS512MDOM40V的Datasheet PDF文件第51页浏览型号TS512MDOM40V的Datasheet PDF文件第52页  
Transcend 40-Pin IDE Flash Module  
128MB ~ 8GB  
Host Terminating an Ultra DMA Data-Out Burst  
Termination of an Ultra DMA Data-Out burst by the host is shown in below: Ultra DMA Data-Out  
Burst Host Termination Timing while timing parameters are specified in Page 12: Ultra DMA Data Burst  
Timing Requirements and timing parameters are described in Page 13: Ultra DMA Data Burst Timing  
Descriptions.  
The following steps shall occur in the order they are listed unless otherwise specifically allowed:  
(a) The host shall initiate termination of an Ultra DMA data burst by not generating HSTROBE edges.  
(b) The host shall assert STOP no sooner than tSS after it last generated an HSTROBE edge.The host  
shall not negate STOP again until after the Ultra DMA data burst is terminated.  
(c) The device shall negate DMARQ within tLI after the host asserts STOP. The device shall not assert  
DMARQ again until after the Ultra DMA data burst is terminated.  
(d) The device shall negate -DDMARDY within tLI after the host has negated STOP. The device shall not  
assert -DDMARDY again until after the Ultra DMA data burst termination is complete.  
(e) If HSTROBE is negated, the host shall assert HSTROBE within tLI after the device has negated  
DMARQ. No data shall be transferred during this assertion. The device shall ignore this transition on  
HSTROBE. HSTROBE shall remain asserted until the Ultra DMA data burst is terminated.  
(f) The host shall place the result of its CRC calculation on D[15:00] (see ATA specification Ultra DMA  
CRC Calculation).  
(g) The host shall negate -DMACK no sooner than tMLI after the host has asserted HSTROBE and STOP  
and the device has negated DMARQ and -DDMARDY, and no sooner than tDVS after placing the result  
of its CRC calculation on D[15:00].  
(h) The device shall latch the host’s CRC data from D[15:00] on the negating edge of -DMACK.  
(i) The device shall compare the CRC data received from the host with the results of its own CRC  
calculation. If a miscompare error occurs during one or more Ultra DMA data bursts for any one  
command, at the end of the command, the device shall report the first error that occurred (see ATA  
specification Ultra DMA CRC Calculation).  
(j) While operating in True IDE mode, the device shall release -DDMARDY within tIORDYZ after the host  
has negated -DMACK.  
(k) The host shall neither negate STOP nor negate HSTROBE until at least tACK after negating -DMACK.  
(l) In True IDE mode, the host shall not assert -IOWR, -CS0, -CS1, nor A[02:00] until at least tACK after  
negating DMACK..  
49  
Transcend Information Inc.  
Ver 1.7  
 复制成功!