欢迎访问ic37.com |
会员登录 免费注册
发布采购

TS3005ITD1033T 参数 Datasheet PDF下载

TS3005ITD1033T图片预览
型号: TS3005ITD1033T
PDF下载: 下载PDF文件 查看货源
内容描述: 一个1.55V至5.25V , 1.35uA , 1.7ms至33hrs硅定时器 [A 1.55V to 5.25V, 1.35uA, 1.7ms to 33hrs Silicon Timer]
分类和应用:
文件页数/大小: 11 页 / 820 K
品牌: TOUCHSTONE [ TOUCHSTONE SEMICONDUCTOR INC ]
 浏览型号TS3005ITD1033T的Datasheet PDF文件第3页浏览型号TS3005ITD1033T的Datasheet PDF文件第4页浏览型号TS3005ITD1033T的Datasheet PDF文件第5页浏览型号TS3005ITD1033T的Datasheet PDF文件第6页浏览型号TS3005ITD1033T的Datasheet PDF文件第7页浏览型号TS3005ITD1033T的Datasheet PDF文件第8页浏览型号TS3005ITD1033T的Datasheet PDF文件第10页浏览型号TS3005ITD1033T的Datasheet PDF文件第11页  
TS3005
capacitance at either or both FOUT and PWMOUT
terminals is to be ≤5p , then the value of C
EXT
should
be ≤7.5p .
TS3005 Start-up Time
As the TS3005 is powered up, its FOUT terminal
(and PWMOUT terminal, if enabled) is active once
the applied VDD is higher than 1.55V. Once the
applied VDD is higher than 1.55V, the master
oscillator achieves steady-state operation within
18ms.
Figure 2:
5 Weeks and 5 Days Counter Circuit
5 Weeks and 5 Days Counter Circuit with TS3005
The TS3005 can be configured into a 5 Weeks and 5
Days counter as shown in Figure 2. The circuit is
composed of a TS3005 timer and a dual 74VHC393
4-bit counter. The TS3005 divider inputs are set to
FDIV2:0 = 111. With an RSET of 11MΩ, the FOUT
period is approximately 30 hours. The complete
circuit consumes approximately 4.5µA and is
powered with a single 3V CR2032 lithium button cell
battery. If a shorter period is desired, a 10 day period
is available via output 1QD.
Divide the PWMOUT Output Frequency by Two
with the TS3005
Using a single resistor and capacitor, the TS3005 can
be configured to a divide by two circuit as shown in
Figure 3. To achieve a divide by two function with the
TS3005, the pulse width of the PWMOUT output
must be at least a factor of 2 greater than the period
set at FOUT by resistor RSET. The CPWM capacitor
selected must meet this pulse width requirement and
can be calculated using Equation 2. In Figure 3, a
value of 4.32MΩ for RS T sets the O T output
period to 20.5ms. A CPWM capacitor of 0.1µF was
chosen, which sets the pulse width of PWMOUT to
Figure 3:
Configuring the TS3005 into a Divide by
Two Frequency Divider
TS3005DS r1p0
Page 9
RTFDS