欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F28232ZHHA 参数 Datasheet PDF下载

TMS320F28232ZHHA图片预览
型号: TMS320F28232ZHHA
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号控制器(DSC ) [Digital Signal Controllers (DSCs)]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器装置时钟
文件页数/大小: 195 页 / 2496 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F28232ZHHA的Datasheet PDF文件第161页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第162页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第163页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第164页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第166页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第167页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第168页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第169页  
TMS320F28335, TMS320F28334, TMS320F28332  
TMS320F28235, TMS320F28234, TMS320F28232  
www.ti.com  
SPRS439IJUNE 2007REVISED MARCH 2011  
6.14.9 XHOLD and XHOLDA Timing  
If the HOLD mode bit is set while XHOLD and XHOLDA are both low (external bus accesses granted), the  
XHOLDA signal is forced high (at the end of the current cycle) and the external interface is taken out of  
high-impedance mode.  
On a reset (XRS), the HOLD mode bit is set to 0. If the XHOLD signal is active low on a system reset, the  
bus and all signal strobes must be in high-impedance mode, and the XHOLDA signal is also driven active  
low.  
When HOLD mode is enabled and XHOLDA is active low (external bus grant active), the CPU can still  
execute code from internal memory. If an access is made to the external interface, the CPU is stalled until  
the XHOLD signal is removed.  
An external DMA request, when granted, places the following signals in a high-impedance mode:  
XA[19:0]  
XZCS0  
XD[31:0], XD[15:0] XZCS6  
XWE0, XWE1,  
XRD  
XZCS7  
XR/W  
All other signals not listed in this group remain in their default or functional operational modes during these  
signal events.  
Copyright © 2007–2011, Texas Instruments Incorporated  
Electrical Specifications  
165  
Submit Documentation Feedback  
Product Folder Link(s): TMS320F28335 TMS320F28334 TMS320F28332 TMS320F28235 TMS320F28234  
TMS320F28232