欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F28232ZHHA 参数 Datasheet PDF下载

TMS320F28232ZHHA图片预览
型号: TMS320F28232ZHHA
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号控制器(DSC ) [Digital Signal Controllers (DSCs)]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器装置时钟
文件页数/大小: 195 页 / 2496 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F28232ZHHA的Datasheet PDF文件第98页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第99页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第100页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第101页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第103页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第104页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第105页浏览型号TMS320F28232ZHHA的Datasheet PDF文件第106页  
TMS320F28335, TMS320F28334, TMS320F28332  
TMS320F28235, TMS320F28234, TMS320F28232  
SPRS439IJUNE 2007REVISED MARCH 2011  
www.ti.com  
The device supports 88 GPIO pins. The GPIO control and data registers are mapped to Peripheral  
Frame 1 to enable 32-bit operations on the registers (along with 16-bit operations). Table 4-15 shows the  
GPIO register mapping.  
Table 4-15. GPIO Registers  
NAME  
ADDRESS  
GPIO CONTROL REGISTERS (EALLOW PROTECTED)  
0x6F80 GPIO A Control Register (GPIO0 to 31)  
SIZE (x16)  
DESCRIPTION  
GPACTRL  
GPAQSEL1  
GPAQSEL2  
GPAMUX1  
GPAMUX2  
GPADIR  
2
2
2
2
2
2
2
2
2
2
2
2
2
2
2
8
2
2
2
2
18  
0x6F82  
0x6F84  
GPIO A Qualifier Select 1 Register (GPIO0 to 15)  
GPIO A Qualifier Select 2 Register (GPIO16 to 31)  
GPIO A MUX 1 Register (GPIO0 to 15)  
0x6F86  
0x6F88  
GPIO A MUX 2 Register (GPIO16 to 31)  
0x6F8A  
GPIO A Direction Register (GPIO0 to 31)  
GPIO A Pull Up Disable Register (GPIO0 to 31)  
GPAPUD  
0x6F8C  
Reserved  
GPBCTRL  
GPBQSEL1  
GPBQSEL2  
GPBMUX1  
GPBMUX2  
GPBDIR  
0x6F8E – 0x6F8F  
0x6F90  
GPIO B Control Register (GPIO32 to 63)  
GPIO B Qualifier Select 1 Register (GPIO32 to 47)  
GPIOB Qualifier Select 2 Register (GPIO48 to 63)  
GPIO B MUX 1 Register (GPIO32 to 47)  
0x6F92  
0x6F94  
0x6F96  
0x6F98  
GPIO B MUX 2 Register (GPIO48 to 63)  
0x6F9A  
GPIO B Direction Register (GPIO32 to 63)  
GPIO B Pull Up Disable Register (GPIO32 to 63)  
GPBPUD  
0x6F9C  
Reserved  
GPCMUX1  
GPCMUX2  
GPCDIR  
0x6F9E – 0x6FA5  
0x6FA6  
GPIO C MUX1 Register (GPIO64 to 79)  
GPIO C MUX2 Register (GPIO80 to 87)  
GPIO C Direction Register (GPIO64 to 87)  
GPIO C Pull Up Disable Register (GPIO64 to 87)  
0x6FA8  
0x6FAA  
GPCPUD  
Reserved  
0x6FAC  
0x6FAE – 0x6FBF  
GPIO DATA REGISTERS (NOT EALLOW PROTECTED)  
GPADAT  
GPASET  
0x6FC0  
0x6FC2  
2
2
2
2
2
2
2
2
2
2
2
2
8
GPIO A Data Register (GPIO0 to 31)  
GPIO A Data Set Register (GPIO0 to 31)  
GPIO A Data Clear Register (GPIO0 to 31)  
GPIO A Data Toggle Register (GPIO0 to 31)  
GPIO B Data Register (GPIO32 to 63)  
GPACLEAR  
GPATOGGLE  
GPBDAT  
0x6FC4  
0x6FC6  
0x6FC8  
GPBSET  
0x6FCA  
GPIO B Data Set Register (GPIO32 to 63)  
GPIO B Data Clear Register (GPIO32 to 63)  
GPIOB Data Toggle Register (GPIO32 to 63)  
GPIO C Data Register (GPIO64 to 87)  
GPBCLEAR  
GPBTOGGLE  
GPCDAT  
0x6FCC  
0x6FCE  
0x6FD0  
GPCSET  
0x6FD2  
GPIO C Data Set Register (GPIO64 to 87)  
GPIO C Data Clear Register (GPIO64 to 87)  
GPIO C Data Toggle Register (GPIO64 to 87)  
GPCCLEAR  
GPCTOGGLE  
Reserved  
0x6FD4  
0x6FD6  
0x6FD8 – 0x6FDF  
GPIO INTERRUPT AND LOW POWER MODES SELECT REGISTERS (EALLOW PROTECTED)  
GPIOXINT1SEL  
GPIOXINT2SEL  
GPIOXNMISEL  
GPIOXINT3SEL  
GPIOXINT4SEL  
GPIOXINT5SEL  
0x6FE0  
0x6FE1  
0x6FE2  
0x6FE3  
0x6FE4  
0x6FE5  
1
1
1
1
1
1
XINT1 GPIO Input Select Register (GPIO0 to 31)  
XINT2 GPIO Input Select Register (GPIO0 to 31)  
XNMI GPIO Input Select Register (GPIO0 to 31)  
XINT3 GPIO Input Select Register (GPIO32 to 63)  
XINT4 GPIO Input Select Register (GPIO32 to 63)  
XINT5 GPIO Input Select Register (GPIO32 to 63)  
102  
Peripherals  
Copyright © 2007–2011, Texas Instruments Incorporated  
Submit Documentation Feedback  
Product Folder Link(s): TMS320F28335 TMS320F28334 TMS320F28332 TMS320F28235 TMS320F28234  
TMS320F28232