欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F28232ZJZQ 参数 Datasheet PDF下载

TMS320F28232ZJZQ图片预览
型号: TMS320F28232ZJZQ
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号控制器(DSC ) [Digital Signal Controllers (DSCs)]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器时钟
文件页数/大小: 195 页 / 2496 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F28232ZJZQ的Datasheet PDF文件第44页浏览型号TMS320F28232ZJZQ的Datasheet PDF文件第45页浏览型号TMS320F28232ZJZQ的Datasheet PDF文件第46页浏览型号TMS320F28232ZJZQ的Datasheet PDF文件第47页浏览型号TMS320F28232ZJZQ的Datasheet PDF文件第49页浏览型号TMS320F28232ZJZQ的Datasheet PDF文件第50页浏览型号TMS320F28232ZJZQ的Datasheet PDF文件第51页浏览型号TMS320F28232ZJZQ的Datasheet PDF文件第52页  
TMS320F28335, TMS320F28334, TMS320F28332  
TMS320F28235, TMS320F28234, TMS320F28232  
SPRS439IJUNE 2007REVISED MARCH 2011  
www.ti.com  
3.2.17 Peripheral Frames 0, 1, 2, 3 (PFn)  
The device segregates peripherals into four sections. The mapping of peripherals is as follows:  
PF0: PIE:  
Flash:  
PIE Interrupt Enable and Control Registers Plus PIE Vector Table  
Flash Waitstate Registers  
XINTF:  
DMA  
External Interface Registers  
DMA Registers  
Timers:  
CSM:  
CPU-Timers 0, 1, 2 Registers  
Code Security Module KEY Registers  
ADC Result Registers (dual-mapped)  
eCAN Mailbox and Control Registers  
GPIO MUX Configuration and Control Registers  
ADC:  
PF1: eCAN:  
GPIO:  
ePWM:  
eCAP:  
Enhanced Pulse Width Modulator Module and Registers (dual mapped)  
Enhanced Capture Module and Registers  
eQEP:  
Enhanced Quadrature Encoder Pulse Module and Registers  
System Control Registers  
PF2: SYS:  
SCI:  
Serial Communications Interface (SCI) Control and RX/TX Registers  
Serial Port Interface (SPI) Control and RX/TX Registers  
ADC Status, Control, and Result Register  
SPI:  
ADC:  
I2C:  
Inter-Integrated Circuit Module and Registers  
XINT  
External Interrupt Registers  
PF3: McBSP  
ePWM:  
Multichannel Buffered Serial Port Registers  
Enhanced Pulse Width Modulator Module and Registers (dual mapped)  
3.2.18 General-Purpose Input/Output (GPIO) Multiplexer  
Most of the peripheral signals are multiplexed with general-purpose input/output (GPIO) signals. This  
enables the user to use a pin as GPIO if the peripheral signal or function is not used. On reset, GPIO pins  
are configured as inputs. The user can individually program each pin for GPIO mode or peripheral signal  
mode. For specific inputs, the user can also select the number of input qualification cycles. This is to filter  
unwanted noise glitches. The GPIO signals can also be used to bring the device out of specific low-power  
modes.  
3.2.19 32-Bit CPU-Timers (0, 1, 2)  
CPU-Timers 0, 1, and 2 are identical 32-bit timers with presettable periods and with 16-bit clock  
prescaling. The timers have a 32-bit count down register, which generates an interrupt when the counter  
reaches zero. The counter is decremented at the CPU clock speed divided by the prescale value setting.  
When the counter reaches zero, it is automatically reloaded with a 32-bit period value. CPU-Timer 2 is  
reserved for Real-Time OS (RTOS)/BIOS applications. It is connected to INT14 of the CPU. If DSP/BIOS  
is not being used, CPU-Timer 2 is available for general use. CPU-Timer 1 is for general use and can be  
connected to INT13 of the CPU. CPU-Timer 0 is also for general use and is connected to the PIE block.  
48  
Functional Overview  
Copyright © 2007–2011, Texas Instruments Incorporated  
Submit Documentation Feedback  
Product Folder Link(s): TMS320F28335 TMS320F28334 TMS320F28332 TMS320F28235 TMS320F28234  
TMS320F28232  
 
 复制成功!