欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F28335ZHHA 参数 Datasheet PDF下载

TMS320F28335ZHHA图片预览
型号: TMS320F28335ZHHA
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号控制器(DSC ) [Digital Signal Controllers (DSCs)]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器装置PC时钟
文件页数/大小: 195 页 / 2496 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F28335ZHHA的Datasheet PDF文件第146页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第147页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第148页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第149页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第151页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第152页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第153页浏览型号TMS320F28335ZHHA的Datasheet PDF文件第154页  
TMS320F28335, TMS320F28334, TMS320F28332  
TMS320F28235, TMS320F28234, TMS320F28232  
SPRS439IJUNE 2007REVISED MARCH 2011  
www.ti.com  
6.14 External Interface (XINTF) Timing  
Each XINTF access consists of three parts: Lead, Active, and Trail. The user configures the  
Lead/Active/Trail wait states in the XTIMING registers. There is one XTIMING register for each XINTF  
zone. Table 6-36 shows the relationship between the parameters configured in the XTIMING register and  
the duration of the pulse in terms of XTIMCLK cycles.  
Table 6-36. Relationship Between Parameters Configured in XTIMING and Duration of Pulse  
DURATION (ns)(1) (2)  
DESCRIPTION  
X2TIMING = 0  
XRDLEAD × tc(XTIM)  
X2TIMING = 1  
LR  
Lead period, read access  
Active period, read access  
Trail period, read access  
Lead period, write access  
Active period, write access  
Trail period, write access  
(XRDLEAD × 2) × tc(XTIM)  
AR  
TR  
LW  
AW  
TW  
(XRDACTIVE + WS + 1) × tc(XTIM)  
XRDTRAIL × tc(XTIM)  
(XRDACTIVE × 2 + WS + 1) × tc(XTIM)  
(XRDTRAIL × 2) × tc(XTIM)  
XWRLEAD × tc(XTIM)  
(XWRLEAD × 2) × tc(XTIM)  
(XWRACTIVE + WS + 1) × tc(XTIM)  
XWRTRAIL × tc(XTIM)  
(XWRACTIVE × 2 + WS + 1) × tc(XTIM)  
(XWRTRAIL × 2) × tc(XTIM)  
(1)  
tc(XTIM) Cycle time, XTIMCLK  
(2) WS refers to the number of wait states inserted by hardware when using XREADY. If the zone is configured to ignore XREADY  
(USEREADY = 0), then WS = 0.  
Minimum wait state requirements must be met when configuring each zone’s XTIMING register. These  
requirements are in addition to any timing requirements as specified by that device’s data sheet. No  
internal device hardware is included to detect illegal settings.  
6.14.1 USEREADY = 0  
If the XREADY signal is ignored (USEREADY = 0), then:  
Lead:  
LR tc(XTIM)  
LW tc(XTIM)  
These requirements result in the following XTIMING register configuration restrictions:  
XRDLEAD  
XRDACTIVE  
XRDTRAIL  
XWRLEAD  
XWRACTIVE  
XWRTRAIL  
X2TIMING  
1  
0  
0  
1  
0  
0  
0, 1  
Examples of valid and invalid timing when not sampling XREADY:  
XRDLEAD  
XRDACTIVE  
XRDTRAIL  
XWRLEAD  
XWRACTIVE  
XWRTRAIL  
X2TIMING  
0, 1  
Invalid(1)  
Valid  
0
1
0
0
0
0
0
1
0
0
0
0
0, 1  
(1) No hardware to detect illegal XTIMING configurations  
150  
Electrical Specifications  
Copyright © 2007–2011, Texas Instruments Incorporated  
Submit Documentation Feedback  
Product Folder Link(s): TMS320F28335 TMS320F28334 TMS320F28332 TMS320F28235 TMS320F28234  
TMS320F28232  
 
 复制成功!