欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F28335ZJZS 参数 Datasheet PDF下载

TMS320F28335ZJZS图片预览
型号: TMS320F28335ZJZS
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号控制器(DSC ) [Digital Signal Controllers (DSCs)]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器装置PC时钟
文件页数/大小: 195 页 / 2496 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F28335ZJZS的Datasheet PDF文件第21页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第22页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第23页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第24页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第26页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第27页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第28页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第29页  
TMS320F28335, TMS320F28334, TMS320F28332  
TMS320F28235, TMS320F28234, TMS320F28232  
www.ti.com  
SPRS439IJUNE 2007REVISED MARCH 2011  
Table 2-3. Signal Descriptions (continued)  
PIN NO.  
ZHH  
(1)  
PGF/  
PTP  
PIN #  
NAME  
DESCRIPTION  
ZJZ  
BALL # BALL #  
CLOCK  
Output clock derived from SYSCLKOUT. XCLKOUT is either the same frequency, one-half  
the frequency, or one-fourth the frequency of SYSCLKOUT. This is controlled by bits 18:16  
(XTIMCLK) and bit 2 (CLKMODE) in the XINTCNF2 register. At reset, XCLKOUT =  
SYSCLKOUT/4. The XCLKOUT signal can be turned off by setting XINTCNF2[CLKOFF]  
to 1. Unlike other GPIO pins, the XCLKOUT pin is not placed in high-impedance state  
during a reset. (O/Z, 8 mA drive).  
XCLKOUT  
XCLKIN  
138  
105  
C11  
J14  
A10  
G13  
External Oscillator Input. This pin is to feed a clock from an external 3.3-V oscillator. In this  
case, the X1 pin must be tied to GND. If a crystal/resonator is used (or if an external 1.9-V  
oscillator is used to feed clock to X1 pin), this pin must be tied to GND. (I)  
Internal/External Oscillator Input. To use the internal oscillator, a quartz crystal or a  
ceramic resonator may be connected across X1 and X2. The X1 pin is referenced to the  
1.9-V core digital power supply. A 1.9-V external oscillator may be connected to the X1 pin.  
In this case, the XCLKIN pin must be connected to ground. If a 3.3-V external oscillator is  
used with the XCLKIN pin, X1 must be tied to GND. (I)  
X1  
X2  
104  
102  
J13  
J11  
G14  
H14  
Internal Oscillator Output. A quartz crystal or a ceramic resonator may be connected  
across X1 and X2. If X2 is not used, it must be left unconnected. (O)  
RESET  
Device Reset (in) and Watchdog Reset (out).  
Device reset. XRS causes the device to terminate execution. The PC will point to the  
address contained at the location 0x3FFFC0. When XRS is brought to a high level,  
execution begins at the location pointed to by the PC. This pin is driven low by the DSC  
when a watchdog reset occurs. During watchdog reset, the XRS pin is driven low for the  
watchdog reset duration of 512 OSCCLK cycles. (I/OD, )  
XRS  
80  
L10  
M13  
The output buffer of this pin is an open-drain with an internal pullup. It is recommended  
that this pin be driven by an open-drain device.  
ADC SIGNALS  
ADCINA7  
ADCINA6  
ADCINA5  
ADCINA4  
ADCINA3  
ADCINA2  
ADCINA1  
ADCINA0  
ADCINB7  
ADCINB6  
ADCINB5  
ADCINB4  
ADCINB3  
ADCINB2  
ADCINB1  
ADCINB0  
ADCLO  
35  
36  
37  
38  
39  
40  
41  
42  
53  
52  
51  
50  
49  
48  
47  
46  
43  
57  
54  
K4  
J5  
K1  
K2  
L1  
ADC Group A, Channel 7 input (I)  
ADC Group A, Channel 6 input (I)  
ADC Group A, Channel 5 input (I)  
ADC Group A, Channel 4 input (I)  
ADC Group A, Channel 3 input (I)  
ADC Group A, Channel 2 input (I)  
ADC Group A, Channel 1 input (I)  
ADC Group A, Channel 0 input (I)  
ADC Group B, Channel 7 input (I)  
ADC Group B, Channel 6 input (I)  
ADC Group B, Channel 5 input (I)  
ADC Group B, Channel 4 input (I)  
ADC Group B, Channel 3 input (I)  
ADC Group B, Channel 2 input (I)  
ADC Group B, Channel 1 input (I)  
ADC Group B, Channel 0 input (I)  
Low Reference (connect to analog ground) (I)  
ADC External Current Bias Resistor. Connect a 22-kresistor to analog ground.  
External reference input (I)  
L1  
L2  
L2  
L3  
L3  
M1  
N1  
M3  
K5  
P4  
N4  
M4  
L4  
M1  
M2  
M3  
N6  
M6  
N5  
M5  
N4  
M4  
N3  
P3  
N2  
P6  
P7  
P3  
N3  
P2  
M2  
M5  
L5  
ADCRESEXT  
ADCREFIN  
Copyright © 2007–2011, Texas Instruments Incorporated  
Introduction  
25  
Submit Documentation Feedback  
Product Folder Link(s): TMS320F28335 TMS320F28334 TMS320F28332 TMS320F28235 TMS320F28234  
TMS320F28232