欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320F28335ZJZS 参数 Datasheet PDF下载

TMS320F28335ZJZS图片预览
型号: TMS320F28335ZJZS
PDF下载: 下载PDF文件 查看货源
内容描述: 数字信号控制器(DSC ) [Digital Signal Controllers (DSCs)]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器装置PC时钟
文件页数/大小: 195 页 / 2496 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320F28335ZJZS的Datasheet PDF文件第143页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第144页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第145页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第146页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第148页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第149页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第150页浏览型号TMS320F28335ZJZS的Datasheet PDF文件第151页  
TMS320F28335, TMS320F28334, TMS320F28332  
TMS320F28235, TMS320F28234, TMS320F28232  
www.ti.com  
SPRS439IJUNE 2007REVISED MARCH 2011  
6.13.2 SPI Slave Mode Timing  
Table 6-34 lists the slave mode external timing (clock phase = 0) and Table 6-35 (clock phase = 1).  
Figure 6-20 and Figure 6-21 show the timing waveforms.  
Table 6-34. SPI Slave Mode External Timing (Clock Phase = 0)(1) (2) (3) (4) (5)  
NO.  
MIN  
4tc(LCO)  
MAX UNIT  
12 tc(SPC)S  
13 tw(SPCH)S  
tw(SPCL)S  
Cycle time, SPICLK  
ns  
Pulse duration, SPICLK high (clock polarity = 0)  
Pulse duration, SPICLK low (clock polarity = 1)  
Pulse duration, SPICLK low (clock polarity = 0)  
Pulse duration, SPICLK high (clock polarity = 1)  
Delay time, SPICLK high to SPISOMI valid (clock polarity = 0)  
Delay time, SPICLK low to SPISOMI valid (clock polarity = 1)  
0.5tc(SPC)S – 10  
0.5tc(SPC)S – 10  
0.5tc(SPC)S – 10  
0.5tc(SPC)S – 10  
0.5tc(SPC)S  
ns  
ns  
ns  
ns  
0.5tc(SPC)S  
0.5tc(SPC)S  
0.5tc(SPC)S  
35  
14 tw(SPCL)S  
tw(SPCH)S  
15 td(SPCH-SOMI)S  
td(SPCL-SOMI)S  
16 tv(SPCL-SOMI)S  
35  
Valid time, SPISOMI data valid after SPICLK low  
(clock polarity = 0)  
0.75tc(SPC)S  
0.75tc(SPC)S  
tv(SPCH-SOMI)S  
Valid time, SPISOMI data valid after SPICLK high  
(clock polarity = 1)  
19 tsu(SIMO-SPCL)S  
tsu(SIMO-SPCH)S  
Setup time, SPISIMO before SPICLK low (clock polarity = 0)  
Setup time, SPISIMO before SPICLK high (clock polarity = 1)  
35  
35  
ns  
ns  
20 tv(SPCL-SIMO)S  
Valid time, SPISIMO data valid after SPICLK low  
(clock polarity = 0)  
0.5tc(SPC)S – 10  
tv(SPCH-SIMO)S  
Valid time, SPISIMO data valid after SPICLK high  
(clock polarity = 1)  
0.5tc(SPC)S – 10  
(1) The MASTER / SLAVE bit (SPICTL.2) is cleared and the CLOCK PHASE bit (SPICTL.3) is cleared.  
(2) tc(SPC) = SPI clock cycle time = LSPCLK/4 or LSPCLK/(SPIBRR + 1)  
(3) Internal clock prescalers must be adjusted such that the SPI clock speed is limited to the following SPI clock rate:  
Master mode transmit 25-MHz MAX, master mode receive 12.5-MHz MAX  
Slave mode transmit 12.5-MHz MAX, slave mode receive 12.5-MHz MAX.  
(4) tc(LCO) = LSPCLK cycle time  
(5) The active edge of the SPICLK signal referenced is controlled by the CLOCK POLARITY bit (SPICCR.6).  
Copyright © 2007–2011, Texas Instruments Incorporated  
Electrical Specifications  
147  
Submit Documentation Feedback  
Product Folder Link(s): TMS320F28335 TMS320F28334 TMS320F28332 TMS320F28235 TMS320F28234  
TMS320F28232