欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320VC5407PGE 参数 Datasheet PDF下载

TMS320VC5407PGE图片预览
型号: TMS320VC5407PGE
PDF下载: 下载PDF文件 查看货源
内容描述: 定点数字信号处理器 [Fixed-Point Digital Signal Processors]
分类和应用: 数字信号处理器
文件页数/大小: 110 页 / 1351 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320VC5407PGE的Datasheet PDF文件第35页浏览型号TMS320VC5407PGE的Datasheet PDF文件第36页浏览型号TMS320VC5407PGE的Datasheet PDF文件第37页浏览型号TMS320VC5407PGE的Datasheet PDF文件第38页浏览型号TMS320VC5407PGE的Datasheet PDF文件第40页浏览型号TMS320VC5407PGE的Datasheet PDF文件第41页浏览型号TMS320VC5407PGE的Datasheet PDF文件第42页浏览型号TMS320VC5407PGE的Datasheet PDF文件第43页  
Functional Overview  
3.10 Clock Generator  
The clock generator provides clocks to the 5407/5404 device, and consists of a phase-locked loop (PLL)  
circuit. The clock generator requires a reference clock input, which can be provided from an external clock  
source. The reference clock input is then divided by two (DIV mode) to generate clocks for the 5407/5404  
device, or the PLL circuit can be used (PLL mode) to generate the device clock by multiplying the reference  
clock frequency by a scale factor, allowing use of a clock source with a lower frequency than that of the CPU.  
The PLL is an adaptive circuit that, once synchronized, locks onto and tracks an input clock signal.  
When the PLL is initially started, it enters a transitional mode during which the PLL acquires lock with the input  
signal. Once the PLL is locked, it continues to track and maintain synchronization with the input signal. Then,  
other internal clock circuitry allows the synthesis of new clock frequencies for use as master clock for the  
5407/5404 device.  
This clock generator allows system designers to select the clock source. The sources that drive the clock  
generator are:  
A crystal resonator circuit. The crystal resonator circuit is connected across the X1 and X2/CLKIN pins  
of the 5407/5404 to enable the internal oscillator.  
An external clock. The external clock source is directly connected to the X2/CLKIN pin, and X1 is left  
unconnected.  
The software-programmable PLL features a high level of flexibility, and includes a clock scaler that provides  
various clock multiplier ratios, capability to directly enable and disable the PLL, and a PLL lock timer that can  
be used to delay switching to PLL clocking mode of the device until lock is achieved. Devices that have a  
built-in software-programmable PLL can be configured in one of two clock modes:  
PLL mode. The input clock (X2/CLKIN) is multiplied by 1 of 31 possible ratios.  
DIV (divider) mode. The input clock is divided by 2 or 4. Note that when DIV mode is used, the PLL can  
be completely disabled in order to minimize power dissipation.  
The software-programmable PLL is controlled using the 16-bit memory-mapped (address 0058h) clock mode  
register (CLKMD). The CLKMD register is used to define the clock configuration of the PLL clock module. Note  
that upon reset, the CLKMD register is initialized with a predetermined value dependent only upon the state  
of the CLKMD1 CLKMD3 pins. For more programming information, see the TMS320C54x DSP Reference  
Set, Volume 1: CPU and Peripherals (literature number SPRU131). The CLKMD pin configured clock options  
are shown in Table 38.  
Table 38. Clock Mode Settings at Reset  
CLKMD RESET  
CLKMD1  
CLKMD2  
CLKMD3  
CLOCK MODE  
VALUE  
0000h  
9007h  
4007h  
1007h  
F007h  
F000h  
0000h  
0
0
0
1
1
1
1
0
0
0
1
0
1
0
1
1
0
1
0
0
0
1
1
1
1/2 (PLL and oscillator disabled)  
PLL x 10  
PLL x 5  
PLL x 2  
PLL x 1  
1/4 (PLL disabled)  
1/2 (PLL disabled)  
Reserved  
The external CLKMD1CLKMD3 pins are sampled to determine the desired clock generation mode  
while RS is low. Following reset, the clock generation mode can be reconfigured by writing to the internal  
clock mode register in software.  
39  
November 2001 Revised April 2004  
SPRS007D  
 
 复制成功!