欢迎访问ic37.com |
会员登录 免费注册
发布采购

TMS320VC5402ZGU100 参数 Datasheet PDF下载

TMS320VC5402ZGU100图片预览
型号: TMS320VC5402ZGU100
PDF下载: 下载PDF文件 查看货源
内容描述: 定点数字信号处理器 [FIXED-POINT DIGITAL SIGNAL PROCESSOR]
分类和应用: 微控制器和处理器外围集成电路数字信号处理器装置时钟
文件页数/大小: 68 页 / 933 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TMS320VC5402ZGU100的Datasheet PDF文件第57页浏览型号TMS320VC5402ZGU100的Datasheet PDF文件第58页浏览型号TMS320VC5402ZGU100的Datasheet PDF文件第59页浏览型号TMS320VC5402ZGU100的Datasheet PDF文件第60页浏览型号TMS320VC5402ZGU100的Datasheet PDF文件第62页浏览型号TMS320VC5402ZGU100的Datasheet PDF文件第63页浏览型号TMS320VC5402ZGU100的Datasheet PDF文件第64页浏览型号TMS320VC5402ZGU100的Datasheet PDF文件第65页  
TMS320VC5402
FIXED POINT DIGITAL SIGNAL PROCESSOR
SPRS079E – OCTOBER 1998 – REVISED AUGUST 2000
HPI8 timing
switching characteristics over recommended operating conditions
†‡§¶
[H = 0.5t
c(CO)
]
(see Figure 35, Figure 36, Figure 37, and Figure 38)
PARAMETER
ten(DSL-HD)
Enable time, HD driven from DS low
Case 1a: Memory accesses when
DMAC is active in 16-bit mode and
tw(DSH) < 18H
Case 1b: Memory accesses when
DMAC is active in 16-bit mode and
tw(DSH)
18H
Case 1c: Memory access when
DMAC is active in 32-bit mode and
tw(DSH) < 26H
Case 1d: Memory access when
DMAC is active in 32-bit mode and
tw(DSH)
26H
Case 2a: Memory accesses when
DMAC is inactive and tw(DSH) < 10H
Case 2b: Memory accesses when
DMAC is inactive and tw(DSH)
10H
Case 3: Register accesses
td(DSL-HDV2)
th(DSH-HDV)R
tv(HYH-HDV)
td(DSH-HYL)
Delay time, DS low to HDx valid for second byte of an HPI read
Hold time, HDx valid after DS high, for a HPI read
Valid time, HDx valid after HRDY high
Delay time, DS high to HRDY low (see Note 1)
Case 1a: Memory accesses when
DMAC is active in 16-bit mode
Case 1b: Memory accesses when
DMAC is active in 32-bit mode
td(DSH-HYH)
Delay time DS high to HRDY high
time,
Case 2: Memory accesses when
DMAC is inactive
Case 3: Write accesses to HPIC
register (see Note 2)
td(HCS-HRDY)
td(COH-HYH)
td(COH-HTX)
td(COH-GPIO)
Delay time, HCS low/high to HRDY low/high
Delay time, CLKOUT high to HRDY high
Delay time, CLKOUT high to HINT change
Delay time, CLKOUT high to HDx output change. HDx is configured as a
general-purpose output.
3
MIN
2
MAX
16
18H+16 – tw(DSH)
UNIT
ns
16
26H+16 – tw(DSH)
ns
16
td(DSL HDV1)
d(DSL-HDV1)
Delay time, DS low to HDx valid for
first byte of an HPI read
10H+16 – tw(DSH)
16
16
16
5
9
16
18H+16
26H+16
10H+16
ns
6H+16
16
3
5
6
ns
ns
ns
ns
ns
ns
ns
ns
ns
NOTES: 1. The HRDY output is always high when the HCS input is high, regardless of DS timings.
2. This timing applies when writing a one to the DSPINT bit or HINT bit of the HPIC register. All other writes to the HPIC occur
asynchronoulsy, and do not cause HRDY to be deasserted.
† DS refers to the logical OR of HCS, HDS1, and HDS2.
‡ HDx refers to any of the HPI data bus pins (HD0, HD1, HD2, etc.).
§ DMAC stands for direct memory access (DMA) controller. The HPI8 shares the internal DMA bus with the DMAC, thus HPI8 access times are
affected by DMAC activity.
¶ GPIO refers to the HD pins when they are configured as general-purpose input/outputs.
POST OFFICE BOX 1443
HOUSTON, TEXAS 77251–1443
61