欢迎访问ic37.com |
会员登录 免费注册
发布采购

TLC555CDR 参数 Datasheet PDF下载

TLC555CDR图片预览
型号: TLC555CDR
PDF下载: 下载PDF文件 查看货源
内容描述: LinCMOSE定时器 [LinCMOSE TIMERS]
分类和应用:
文件页数/大小: 19 页 / 400 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号TLC555CDR的Datasheet PDF文件第2页浏览型号TLC555CDR的Datasheet PDF文件第3页浏览型号TLC555CDR的Datasheet PDF文件第4页浏览型号TLC555CDR的Datasheet PDF文件第5页浏览型号TLC555CDR的Datasheet PDF文件第6页浏览型号TLC555CDR的Datasheet PDF文件第7页浏览型号TLC555CDR的Datasheet PDF文件第8页浏览型号TLC555CDR的Datasheet PDF文件第9页  
TLC555
LinCMOS TIMER
SLFS043F − SEPTEMBER 1983 − REVISED FEBRUARY 2005
D
Very Low Power Consumption
D
D
D
D
D
D
D
D
D
− 1 mW Typ at V
DD
= 5 V
Capable of Operation in Astable Mode
CMOS Output Capable of Swinging Rail
to Rail
High Output-Current Capability
− Sink 100 mA Typ
− Source 10 mA Typ
Output Fully Compatible With CMOS, TTL,
and MOS
Low Supply Current Reduces Spikes
During Output Transitions
Single-Supply Operation From 2 V to 15 V
Functionally Interchangeable With the
NE555; Has Same Pinout
ESD Protection Exceeds 2000 V Per
MIL-STD-883C, Method 3015.2
Available in Q-Temp Automotive
High Reliability Automotive Applications
Configuration Control/Print Support
Qualification to Automotive Standards
D, DB, JG, OR P PACKAGE
(TOP VIEW)
GND
TRIG
OUT
RESET
1
2
3
4
8
7
6
5
V
DD
DISCH
THRES
CONT
FK PACKAGE
(TOP VIEW)
NC
TRIG
NC
OUT
NC
4
5
6
7
8
3 2 1 20 19
18
17
16
15
14
9 10 11 12 13
NC
GND
NC
VDD
NC
NC
DISCH
NC
THRES
NC
NC
RESET
NC
PW PACKAGE
(TOP VIEW)
description
The TLC555 is a monolithic timing circuit
fabricated using the TI LinCMOS process. The
timer is fully compatible with CMOS, TTL, and
MOS logic and operates at frequencies up to
2 MHz. Because of its high input impedance, this
device uses smaller timing capacitors than those
used by the NE555. As a result, more accurate
time delays and oscillations are possible. Power
consumption is low across the full range of power
supply voltage.
GND
NC
TRIG
NC
OUT
NC
RESET
1
2
3
4
5
6
7
CONT
NC
14
13
12
11
10
9
8
V
DD
NC
DISCH
NC
THRES
NC
CONT
NC − No internal connection
Like the NE555, the TLC555 has a trigger level equal to approximately one-third of the supply voltage and a
threshold level equal to approximately two-thirds of the supply voltage. These levels can be altered by use of
the control voltage terminal (CONT). When the trigger input (TRIG) falls below the trigger level, the flip-flop is
set and the output goes high. If TRIG is above the trigger level and the threshold input (THRES) is above the
threshold level, the flip-flop is reset and the output is low. The reset input (RESET) can override all other inputs
and can be used to initiate a new timing cycle. If RESET is low, the flip-flop is reset and the output is low.
Whenever the output is low, a low-impedance path is provided between the discharge terminal (DISCH) and
GND. All unused inputs should be tied to an appropriate logic level to prevent false triggering.
While the CMOS output is capable of sinking over 100 mA and sourcing over 10 mA, the TLC555 exhibits greatly
reduced supply-current spikes during output transitions. This minimizes the need for the large decoupling
capacitors required by the NE555.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
LinCMOS is a trademark of Texas Instruments.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
Copyright
1983−2005, Texas Instruments Incorporated
On products compliant to MIL PRF 38535, all parameters are tested
unless otherwise noted. On all other products, production
processing does not necessarily include testing of all parameters.
POST OFFICE BOX 655303
DALLAS, TEXAS 75265
1