欢迎访问ic37.com |
会员登录 免费注册
发布采购

ADS7809UE4 参数 Datasheet PDF下载

ADS7809UE4图片预览
型号: ADS7809UE4
PDF下载: 下载PDF文件 查看货源
内容描述: 16位10μs串行CMOS采样模拟数字转换器 [16-Bit 10μs Serial CMOS Sampling ANALOG-TO-DIGITAL CONVERTER]
分类和应用: 转换器
文件页数/大小: 19 页 / 867 K
品牌: TI [ TEXAS INSTRUMENTS ]
 浏览型号ADS7809UE4的Datasheet PDF文件第1页浏览型号ADS7809UE4的Datasheet PDF文件第2页浏览型号ADS7809UE4的Datasheet PDF文件第3页浏览型号ADS7809UE4的Datasheet PDF文件第4页浏览型号ADS7809UE4的Datasheet PDF文件第6页浏览型号ADS7809UE4的Datasheet PDF文件第7页浏览型号ADS7809UE4的Datasheet PDF文件第8页浏览型号ADS7809UE4的Datasheet PDF文件第9页  
PIN ASSIGNMENTS
PIN #
1
2
3
4
5
6
7
8
9
NAME
R1
IN
AGND1
R2
IN
R3
IN
CAP
REF
AGND2
SB/BTC
EXT/INT
DESCRIPTION
Analog Input. See Table I and Figure 4 for input range connections.
Analog Ground. Used internally as ground reference point. Minimal current flow.
Analog Input. See Table I and Figure 4 for input range connections.
Analog Input. See Table I and Figure 4 for input range connections.
Reference Buffer Capacitor. 2.2µF Tantalum to ground.
Reference Input/Output. Outputs internal 2.5V reference. Can also be driven by external system reference. In both cases,
bypass to ground with a 2.2µF Tantalum capacitor.
Analog Ground
Select Straight Binary or Binary Two’s Complement data output format. If HIGH, data will be output in a Straight Binary format. If
LOW, data will be output in a Binary Two’s Complement format.
Select External or Internal Clock for transmitting data. If HIGH, data will be output synchronized to the clock input on DATACLK. If
LOW, a convert command will initiate the transmission of the data from the previous conversion, along with 16 clock pulses output
on DATACLK.
Digital Ground
Synch Output. If EXT/INT is HIGH, either a rising edge on R/C with CS LOW or a falling edge on CS with R/C HIGH will output a
pulse on SYNC synchronized to the external DATACLK.
Either an input or an output depending on the EXT/INT level. Output data will be synchronized to this clock. If EXT/INT is LOW,
DATACLK will transmit 16 pulses after each conversion, and then remain LOW between conversions.
Serial Data Output. Data will be synchronized to DATACLK, with the format determined by the level of SB/BTC. In the external clock
mode, after 16 bits of data, the ADS7809 will output the level input on TAG as long as CS is LOW and R/C is HIGH (see Figure 3). If
EXT/INT is LOW, data will be valid on both the rising and falling edges of DATACLK, and between conversions DATA will stay at the
level of the TAG input when the conversion was started.
Tag Input for use in external clock mode. If EXT/INT is HIGH, digital data input on TAG will be output on DATA with a delay of 16
DATACLK pulses as long as CS is LOW and R/C is HIGH. See Figure 3.
Read/Convert Input. With CS LOW, a falling edge on R/C puts the internal sample-and-hold into the hold state and starts a conversion.
When EXT/INT is LOW, this also initiates the transmission of the data results from the previous conversion. If EXT/INT is HIGH, a
rising edge on R/C with CS LOW, or a falling edge on CS with R/C HIGH, transmits a pulse on SYNC and initiates the transmission of
data from the previous conversion.
Chip Select. Internally OR’ed with R/C.
Busy Output. Falls when a conversion is started, and remains LOW until the conversion is completed and the data is latched into the
output shift register. CS or R/C must be HIGH when BUSY rises, or another conversion will start without time for signal acquisition.
Power Down Input. If HIGH, conversions are inhibited and power consumption is significantly reduced. Results from the previous
conversion are maintained in the output shift register.
Analog Supply Input. Nominally +5V. Connect directly to pin 20, and decouple to ground with 0.1µF ceramic and 10µF tantalum
capacitors.
Digital Supply Input. Nominally +5V. Connect directly to pin 19. Must be
V
ANA
.
10
11
12
13
DGND
SYNC
DATACLK
DATA
14
15
TAG
R/C
16
17
18
19
20
CS
BUSY
PWRD
V
ANA
V
DIG
PIN CONFIGURATION
ANALOG
INPUT
RANGE
±10V
±5V
±3.33V
0V to 10V
0V to 5V
0V to 4V
CONNECT R1
IN
VIA 200Ω
TO
V
IN
AGND
V
IN
AGND
AGND
V
IN
CONNECT R2
IN
VIA 100Ω
CONNECT R3
IN
TO
TO
AGND
V
IN
V
IN
V
IN
AGND
AGND
CAP
CAP
CAP
AGND
V
IN
V
IN
IMPEDANCE
22.9kΩ
13.3kΩ
10.7kΩ
13.3kΩ
10.0kΩ
10.7kΩ
R1
IN
AGND1
R2
IN
R3
IN
CAP
REF
AGND2
SB/BTC
EXT/INT
1
2
3
4
5
6
7
8
9
ADS7809
20 V
DIG
19 V
ANA
18 PWRD
17 BUSY
16 CS
15 R/C
14 TAG
13 DATA
12 DATACLK
11 SYNC
TABLE I. Input Range Connections. See Figure 4 for complete
information.
t
1
CS, R/C
BUSY
t
2
t
5
MODE Acquire
Convert
t
6
Acquire
t
7
t
3
t
4
DGND 10
FIGURE 1. Basic Conversion Timing.
ADS7809
SBAS017C
www.ti.com
5