73S8014RT Data Sheet
DS_8014RT_015
t1 = 0.510 ms (timing by 1.5MHz internal oscillator)
t2 = 1.5μs, I/O goes to reception state
t3 = >0.5μs, CLK starts, RST to become the copy of RSTIN
Figure 4: Activation Sequence – RSTIN Low When CMDVCC% or CMDVCC# Goes Low
The following steps show the activation sequence and the timing of the card control signals when the system
controller pulls CMDVCC% or CMDVCC# low while the RSTIN is high:
-
-
CMDVCC% or CMDVCC# is set low at t0.
VCC will rise to the selected level and then the internal VCC control circuit checks the presence of VCC at
the end of t1. In normal operation, the voltage VCC to the card becomes valid before t1. If VCC is not valid
at t1, the OFF goes low to report a fault to the system controller, and VCC to the card is shut off.
At the fall of RSTIN at t2, CLK is applied to the card
-
-
RST is a copy of RSTIN after t2.
t1 = 0.510 ms (timing by 1.5MHz internal oscillator, I/O goes to reception state)
t2 = RSTIN goes low and CLK becomes active
t3 = > 0.5μs, CLK active, RST to become the copy of RSTIN
Figure 5: Activation Sequence – RSTIN High When CMDVCC% or CMDVCC# Goes Low
18
Rev. 1.0