欢迎访问ic37.com |
会员登录 免费注册
发布采购

73S1215F-68IMR/F 参数 Datasheet PDF下载

73S1215F-68IMR/F图片预览
型号: 73S1215F-68IMR/F
PDF下载: 下载PDF文件 查看货源
内容描述: 80515系统级芯片, USB , ISO 7816 / EMV ,密码键盘和更多 [80515 System-on-Chip with USB, ISO 7816 / EMV, PINpad and More]
分类和应用: 多功能外围设备微控制器和处理器外围集成电路时钟
文件页数/大小: 136 页 / 1028 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73S1215F-68IMR/F的Datasheet PDF文件第48页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第49页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第50页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第51页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第53页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第54页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第55页浏览型号73S1215F-68IMR/F的Datasheet PDF文件第56页  
73S1215F Data Sheet  
DS_1215F_003  
1.7.8 Real-Time Clock with Hardware Watchdog (RTC)  
Figure 9 shows the block diagram of the Real Time Clock. The RTC block uses the 32768Hz oscillator  
signal and divider logic to produce 0.5-second time marks. The time marks are used to create interrupts  
at intervals from 0.5 seconds to 8 seconds as selected by RTC Interval (RTCINV(2:0)). The 32768Hz  
oscillator can be disabled but is intended to operate at all times and in all power consumption modes.  
If a 32kHz crystal is not provided, the 32kHz oscillator should be disabled and the RTC will operate from  
MCLK (96MHz) divided by 2930 (refer to the oscillator and clock generation section). The clock  
generated by the high speed oscillator will not yield exactly 32768 Hz, but a frequency of approximately  
32764.505119 Hz. This yields a negative 106.6 PPM (1 / 9375) error with respect to 32768Hz. The RTC  
circuit provides hardware to compensate for this error by providing an offset circuit that will adjust the  
RTC counter.  
WDT_TIMEOUT  
1/2  
1
2
4
8
1/2 Second  
1 Second  
SELECT  
INTERRUPT  
RATE  
RTC INT  
1/2s TIMEOUT  
2 Second  
4 Second  
8 Second  
RTCCLK  
START  
WATCH  
DOG  
TIMER  
RESET  
DIVIDER  
1/2  
1
2
RTC ISR  
SELECT  
COUNT  
RATE  
1.024KHz  
CLOCK  
SIGN  
R/W BUS  
23 BIT TRIM VALUE  
ADDER  
R/W BUS  
24 BIT ACCUMULATOR  
OVERFLOW  
ADVANCE  
R/W BUS  
IF K overflow* sign=0, extra count  
32 BIT COUNTER  
IF K overflow* sign=1, skip one count  
Figure 9: Real Time Clock Block Diagram  
52  
Rev. 1.4  
 
 复制成功!