73S1210F Data Sheet
DS_1210F_001
Protocol Mode Register (SPrtcol): 0xFE0D 0x03
This register determines the protocol to be use when communicating with the selected smart card. This
register should be updated as required when switching between smart card interfaces.
Table 85: The SPrtcol Register
MSB
SCISYN MOD9/8B SCESYN
LSB
0
TMODE CRCEN CRCMS RCVATR
Bit
Symbol
Function
Smart Card Internal Synchronous mode - Configures internal smart card
interface for synchronous mode. This mode routes the internal interface
buffers for RST, IO, C4, C8 to the SCCtl register bits for direct firmware
control. CLK is generated by the ETU counter.
SPrtcol.7
SCISYN
Synchronous 8/9 bit mode select - For sync mode, in protocols with 9-bit
SPrtcol.6
SPrtcol.5
MOD9/8B words, set this bit. The first eight bits read go into the RX FIFO and the
ninth bit read will be stored in the IO (or SIO) data bit of the SRXCtl register.
Smart Card External Synchronous mode - Configures External Smart Card
interface for synchronous mode. This mode routes the external smart card
interface buffers for SIO to SCECtl register bits for direct firmware control.
SCESYN
SCLK is generated by the ETU counter.
SPrtcol.4
SPrtcol.3
0
Reserved bit, must always be set to 0.
Protocol mode select - 0: T=0, 1: T=1. Determines which smart card
protocol is to be used during message processing.
TMODE
CRC Enable – 1 = Enabled, 0 = Disabled. Enables the checking/generation
of CRC/LRC while in T=1 mode. Has no effect in T=0 mode. If enabled and
a message is being transmitted to the smart card, the CRC/LRC will be
inserted into the message stream after the last TX byte is transmitted to the
smart card. If enabled, CRC/LRC will be checked on incoming messages
and the value made available to the firmware via the CRC LS/MS registers.
SPrtcol.2
CRCEN
CRCMS
CRC Mode Select – 1 = CRC, 0 = LRC. Determines type of checking
algorithm to be used.
SPrtcol.1
SPrtcol.0
Receive ATR – 1 = Enable ATR timeout, 0 = Disable ATR timeout. Set by
RCVATR firmware after the smart card has been turned on and the hardware is
expecting ATR.
92
Rev. 1.4