欢迎访问ic37.com |
会员登录 免费注册
发布采购

73S1209F-68IM/F 参数 Datasheet PDF下载

73S1209F-68IM/F图片预览
型号: 73S1209F-68IM/F
PDF下载: 下载PDF文件 查看货源
内容描述: 自包含的密码键盘,智能卡读卡器IC的UART至ISO7816 / EMV桥接IC [Self-Contained PINpad, Smart Card Reader IC UART to ISO7816 / EMV Bridge IC]
分类和应用: 电源电路电源管理电路
文件页数/大小: 123 页 / 1421 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73S1209F-68IM/F的Datasheet PDF文件第71页浏览型号73S1209F-68IM/F的Datasheet PDF文件第72页浏览型号73S1209F-68IM/F的Datasheet PDF文件第73页浏览型号73S1209F-68IM/F的Datasheet PDF文件第74页浏览型号73S1209F-68IM/F的Datasheet PDF文件第76页浏览型号73S1209F-68IM/F的Datasheet PDF文件第77页浏览型号73S1209F-68IM/F的Datasheet PDF文件第78页浏览型号73S1209F-68IM/F的Datasheet PDF文件第79页  
DS_1209F_004  
73S1209F Data Sheet  
be selected to obtain a smart card clock signal. In sync mode, input data is sampled on the rise of CLK,  
and output data is changed on the fall of CLK.  
Special Notes Regarding Synchronous Mode Operation  
When the SCISYN or SCESNC bits (SPrtcol, bit 7, bit 5, respectively) are set, the selected smart card  
interface operates in synchronous mode and there are changes in the definition and behavior of pertinent  
register bits and associated circuitry. The following requirements are to be noted:  
1. The source for the smart card clock (CLK or SCLK) is the ETU counter. Only the actively selected  
interface can have a running synchronous clock. In contrast, an unselected interface may have a  
running clock in the asynchronous mode of operation.  
2. The control bits CLKLVL, SCLKLVL, CLKOFF, and SCLKOFF are functional in synchronous mode.  
When the CLKOFF bit is set, it will not truncate either the logic low or logic high period when the (stop  
at) level is of opposite polarity. The CLK/SCLK signal will complete a correct logic low or logic high  
duty cycle before stopping at the selected level. The CLK “start” is a result of the falling edge of the  
CLKOFF bit. Setting clock to run when it is stopped low will result in a half period of low before going  
high. Setting clock to run when it is stopped high will result in the clock going low immediately and  
then running at the selected rate with 50% duty cycle (within the limitations of the ETU divisor value).  
3. The Rlen(7:0) is configured to count the falling edges of the ETU clock (CLK or SCLK) after it has  
been loaded with a value from 1 to 255. A value of 0 disables the counting function and RLen  
functions such as I/O source selection (I/O signal bypasses the FIFOs and is controlled by the  
SCCLK/SCECLK SFRs). When the RLen counter reaches the “max” (loaded) value, it sets the  
WAITTO interrupt (SEInt, bit 7), which is maskable via WTOIEN (SCIE, bit 7). It must be reloaded in  
order to start the counting/clocking process again. This allows the processor to select the number of  
CLK cycles and hence, the number of bits to be read or written to/from the card.  
4. The FIFO is not clocked by the first CLK (falling) edge resulting from a CLKOFF de-assertion (a clock  
start event) when the CLK was stopped in the high state and RLen has been loaded but not yet  
clocked.  
5. The state of the pin IO or SIO is sampled on the rising edge of CLK/SCLK and stored in bit 5 of the  
SCCtl/SCECtl register.  
6. When Rlen = max or 0 and I2CMODE= 1 (STXCtl, b7), the IO or SIO signal is directly controlled by  
the data and direction bits in the respective SCCtl and SCECtl register. The state of the data in the  
TX FIFO is bypassed.  
7. In the SPrtcol register, bit 6 (MODE9/8B) becomes active. When set, the RXData FIFO will read  
nine-bit words with the state of the ninth bit being readable in SRXCtl, bit 7 (B9DAT). The RXDAV  
interrupt will occur when the ninth bit has been clocked in (rising edge of CLK or SCLK).  
8. Care must be taken to clear the RX and TX FIFOs at the start of any transaction. The user shall read  
the RX FIFO until it indicates empty status. Reading the TX FIFO twice will reset the input byte  
pointer and the next write to the TX FIFO will load the byte to the “first out” position. Note that the bit  
pointer (serializer/deserializer) is reset to bit 0 on any change of the TX/RXD bit.  
Special bits that are only active for sync mode include: SRXCtl, b7 “BIT9DAT”, SPrtcol b6 “MODE9/8B”,  
STXCtl, b7 “I2CMODE”, and the definition of SCInt b7, was “WAITTO”, becomes RLenINT interrupt, and  
SCIE b7, was “WTOIEN”, becomes RLenIEN.  
Rev. 1.2  
75