欢迎访问ic37.com |
会员登录 免费注册
发布采购

73M1903C-IM 参数 Datasheet PDF下载

73M1903C-IM图片预览
型号: 73M1903C-IM
PDF下载: 下载PDF文件 查看货源
内容描述: [Consumer Circuit, LEAD FREE, QFN-32]
分类和应用: 调制解调器
文件页数/大小: 46 页 / 530 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73M1903C-IM的Datasheet PDF文件第2页浏览型号73M1903C-IM的Datasheet PDF文件第3页浏览型号73M1903C-IM的Datasheet PDF文件第4页浏览型号73M1903C-IM的Datasheet PDF文件第5页浏览型号73M1903C-IM的Datasheet PDF文件第7页浏览型号73M1903C-IM的Datasheet PDF文件第8页浏览型号73M1903C-IM的Datasheet PDF文件第9页浏览型号73M1903C-IM的Datasheet PDF文件第10页  
73M1903 Data Sheet
The bits transmitted on the SDOUT pin are defined as follows:
Bit15 Bit14 Bit13 Bit12 Bit11 Bit10 Bit9
Bit8
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
DS_1903_032
Bit1
Bit0
RX15 RX14 RX13 RX12 RX11 RX10 RX9 RX8 RX7 RX6 RX5 RX4 RX3 RX2 RX1 RX0
If the Hardware Control bit (bit 0 of register 01h) is set to zero, the 16 bits that are received on the SDIN
are defined as follows:
Bit15 Bit14 Bit13 Bit12 Bit11 Bit10 Bit9
TX15 TX14 TX13 TX12 TX11 TX10 TX9
In this case TX0=0 is forced.
If the Hardware Control bit (bit 0 of register 01h) is set to one, the 16 bits that are received on the SDIN
input are defined as follows:
Bit15 Bit14 Bit13 Bit12 Bit11 Bit10 Bit9
TX15 TX14 TX13 TX12 TX11 TX10 TX9
Bit8
TX8
Bit7
TX7
Bit6
TX6
Bit5
TX5
Bit4
TX4
Bit3
TX3
Bit2
TX2
Bit1
TX1
Bit0
TX0
Bit8
TX8
Bit7
TX7
Bit6
TX6
Bit5
TX5
Bit4
TX4
Bit3
TX3
Bit2
TX2
Bit1
TX1
Bit0
CTL
Bit 15 is transmitted/received first. Bits RX15:0 are the receive code word. Bits TX15:0 are the transmit
code word. If the hardware control bit is set to one, a control frame is initiated between every pair of data
frames. If the hardware control bit is set to zero, CTL is used by software to request a control frame. If
CTL is high, a control frame will be initiated before the next data frame. A control frame allows the
controller to read or write status and control to the 73M1903.
The control word received on the SDIN pin is defined as follows:
Bit15 Bit14 Bit13 Bit12 Bit11 Bit10 Bit9
R/W
A6
A5
A4
A3
A2
A1
Bit8
A0
Bit7
D7
Bit6
D6
Bit5
D5
Bit4
D4
Bit3
D3
Bit2
D2
Bit1
D1
Bit0
D0
The control word transmitted on the SDOUT pin is defined as follows:
Bit15 Bit14 Bit13 Bit12 Bit11 Bit10 Bit9
0
0
0
0
0
0
0
Bit8
0
Bit7
D7
Bit6
D6
Bit5
D5
Bit4
D4
Bit3
D3
Bit2
D2
Bit1
D1
Bit0
D0
If the R/W bit is set to a 0, the data byte transmitted on the SDOUT pin is all zeros and the data received
on the SDIN pin is written to the register pointed to by the received address bits; A6-A0. If the R/W bit is
set to a 1, there is no write to any register and the data byte transmitted on the SDOUT pin is the data
contained in the register pointed to by address bits A6-A0. Only one control frame can occur between
any two data frames.
Writes to unimplemented registers are ignored. Reading an unimplemented register returns a value of 0.
The position of a control data frame is controlled by the SPOS; bit 1 of register 01h. If SPOS is set to a 0
the control frames occur mid way between data frames, i.e., the time between data frames is equal. If
SPOS is set to a 1, the control frame is ¼ of the way between consecutive data frames, i.e., the control
frame is closer to the first data frame. This is illustrated in
New to the 73M1903 modem AFE IC is a feature that shuts off the serial clock (SCLK) after 32 cycles of
SCLK following the frame synch (Figure
This feature is unavailable in the 20 TSSOP package
option.
This mode is controlled by the SckMode pin. If this pin is left open the clock will run
continuously. If SckMode is low the clock will be gated on for 32 clocks for each
FS.
The SDOUT and
FS
pins change values following a rising edge of SCLK. The SDIN pin is sampled on the falling edge of
SCLK.
shows the timing diagrams for the serial port.
6
Rev. 2.0