欢迎访问ic37.com |
会员登录 免费注册
发布采购

73M1903C-IMR/F 参数 Datasheet PDF下载

73M1903C-IMR/F图片预览
型号: 73M1903C-IMR/F
PDF下载: 下载PDF文件 查看货源
内容描述: 调制解调器模拟前端 [Modem Analog Front End]
分类和应用: 调制解调器消费电路商用集成电路
文件页数/大小: 46 页 / 452 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号73M1903C-IMR/F的Datasheet PDF文件第7页浏览型号73M1903C-IMR/F的Datasheet PDF文件第8页浏览型号73M1903C-IMR/F的Datasheet PDF文件第9页浏览型号73M1903C-IMR/F的Datasheet PDF文件第10页浏览型号73M1903C-IMR/F的Datasheet PDF文件第12页浏览型号73M1903C-IMR/F的Datasheet PDF文件第13页浏览型号73M1903C-IMR/F的Datasheet PDF文件第14页浏览型号73M1903C-IMR/F的Datasheet PDF文件第15页  
73M1903C  
Modem Analog Front End  
DATA SHEET  
CONTROL REGISTER MAP  
The following Table 2 shows the map of addressable registers in the 73M1903C. Each register and its  
bits are described in detail in the following sections.  
Register  
Address Default  
BIT 7  
ENFE SELTX2  
TMEN DIGLB  
GPIO7 GPIO 6  
DIR7 DIR6  
BIT 6  
BIT 5  
BIT 4  
BIT 3  
BIT 2  
BIT 1  
BIT 0  
Name  
CTRL  
00h  
01h  
02h  
03h  
04h  
05h  
06h  
07h  
08h  
09h  
0Ah  
0Bh  
0Ch  
0Dh  
0Eh  
08h  
00h  
FFh  
FFh  
00h  
00h  
60h  
00h  
00h  
0Ah  
22h  
12h  
00h  
C0h  
00H  
TXBST(1:0)  
ANALB  
GPIO 5 GPIO 4  
DIR5 DIR4  
TXDIS  
RXG(1:0)  
RXGAIN  
HC  
TEST  
DATA  
DIR  
Register04  
Register05  
REV  
Register07  
PLL_PSEQ  
PLL_RST  
PLL_KVCO  
PLL_DIV  
PLL_SEQ  
XTAL_BIAS  
PLL_LOCK  
INTLB  
CkoutEn RXPULL SPOS  
GPIO 3  
DIR3  
GPIO 2 GPIO 1 GPIO 0  
DIR2  
DIR1  
DIR0  
Reserved  
Reserved  
FSDEn  
Reserved  
Pseq(7:0)  
Rev(3:0)  
Reserved  
Prst(2:0)  
Ichp(3:0)  
Pdvsr(4:0)  
Reserved  
Ndvsr(6:0)  
Nseq(7:0)  
Kvco(2:0)  
-
Xtal(1:0)  
Frcvco PwdnPll LockDet  
Reserved  
-
-
Nrst(2:0)  
-
-
-
-
Note: Register or bit names in bold underline denotes the READ ONLY bits and registers.  
Register bits marked “-“ are not used. Writing any value to these bits won’t affect the operation.  
Reserved are bits reserved for factory test purpose only. Do not attempt to write these locations to values  
other than their default to prevent unexpected operation.  
Register Bit notations used in this document are as follows.  
- Registerxx: Register05 represents the register with Address 0x05  
- BIT(s)NAME(MSB:LSB) ; Rev(3:0) represents 4 bits of Rev3, Rev2, Rev1 and Rev0.  
-(RegisterAddress[BIT(s)]) ; (0X00[7]) represents Bit 7 of Register address 0x00, ENFE bit  
(0X06[7:4]) represents Bit 7, Bit 6, Bit 5 and Bit4 of Register address 06, Rev(3:0).  
Table 2: Register Map  
Page: 11 of 46  
© 2005-2008 TERIDIAN Semiconductor Corporation  
Rev 4.3