欢迎访问ic37.com |
会员登录 免费注册
发布采购

71M6531D_10 参数 Datasheet PDF下载

71M6531D_10图片预览
型号: 71M6531D_10
PDF下载: 下载PDF文件 查看货源
内容描述: 电能计量IC [Energy Meter IC]
分类和应用:
文件页数/大小: 120 页 / 1966 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号71M6531D_10的Datasheet PDF文件第53页浏览型号71M6531D_10的Datasheet PDF文件第54页浏览型号71M6531D_10的Datasheet PDF文件第55页浏览型号71M6531D_10的Datasheet PDF文件第56页浏览型号71M6531D_10的Datasheet PDF文件第58页浏览型号71M6531D_10的Datasheet PDF文件第59页浏览型号71M6531D_10的Datasheet PDF文件第60页浏览型号71M6531D_10的Datasheet PDF文件第61页  
FDS 6531/6532 005  
Data Sheet 71M6531D/F-71M6532D/F  
To facilitate transition to sleep mode, which is useful when an unprogrammed IC is mounted on a PCB  
with a battery installed, the Teridian production test programs the following six-byte sequence into the  
flash location starting at address 0x00000: 0x74 - 0x40 - 0x90 - 0x20 - 0xA9 - 0xF0. This sequence de-  
codes to the following assembler code:  
0000: 7440  
0002: 9020A9  
0005: F0  
MOV A,#40  
MOV DPTR,#20A9 ; point to I/O RAM address 0x20A9  
MOVX @DPTR,A ; set bit 6 (sleep) in 0x20A9  
; set bit 6 in accumulator  
Transitions from both LCD and SLEEP mode are initiated by the wake-up timer timeout conditions or  
pushbutton events. When the PB pin is pulled high (pushbutton is pressed), the IE_PB interrupt flag (SFR  
0xE8[4]) is set, and when the wake-up timer times out, the IE_WAKE interrupt flag (SFR 0xE8[5]) is set.  
In the absence of system power, if the voltage margin for the LDO regulator providing 2.5 V to the internal  
circuitry becomes too low to be safe, the part automatically enters sleep mode (BAT_OK false). The battery  
voltage must stay above 3 V to ensure that BAT_OK remains true. Under this condition, the 71M6531  
stays in SLEEP mode, even if the voltage margin for the LDO improves (BAT_OK true). Table 52 shows  
the circuit functions available in each operating mode.  
Table 52: Available Circuit Functions  
System Power  
MISSION  
Battery Power (Nonvolatile Supply)  
Circuit Function  
BROWNOUT  
LCD  
SLEEP  
CE  
Yes  
Yes  
Yes  
Yes  
CE Data RAM  
FIR  
Yes  
Analog circuits  
From PLL, as  
defined by  
MPU_DIV[2:0]  
28.672 kHz  
(7/8 of 32768 Hz)  
MPU clock rate  
MPU_DIV[2:0]  
ICE  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
DIO Pins  
Yes  
Watchdog Timer  
LCD  
Yes  
Yes  
Yes  
EEPROM Interface (2-wire)  
EEPROM Interface (3-wire)  
UART  
Yes (8 kb/s)  
Yes (16 kb/s)  
300 bd  
Optical TX modulation  
Flash Read  
Yes  
Flash Page Erase  
Flash Write  
Yes  
RAM Read and Write  
Wakeup Timer  
Yes  
Yes  
Yes  
Yes  
Yes  
Yes  
OSC and RTC  
Yes  
XRAM data preservation  
V3P3D voltage output pin  
GPO – GP7 registers  
– indicates not active  
Yes  
Yes  
Yes  
Yes  
Yes  
2.3.1 BROWNOUT Mode  
In BROWNOUT mode, most non-metering digital functions are active (as shown in Table 52), including  
ICE, UART, EEPROM, LCD and RTC. In BROWNOUT mode, a low bias current regulator will provide  
2.5 Volts to V2P5 and V2P5NV. The regulator has an output called BAT_OK to indicate that it has sufficient  
overhead. When BAT_OK = 0, the part will enter SLEEP mode. From BROWNOUT mode, the processor  
v1.3  
© 2005-2010 TERIDIAN Semiconductor Corporation  
57