欢迎访问ic37.com |
会员登录 免费注册
发布采购

71M6515H-IGTR 参数 Datasheet PDF下载

71M6515H-IGTR图片预览
型号: 71M6515H-IGTR
PDF下载: 下载PDF文件 查看货源
内容描述: 截至10ppmC精密超稳定的电压基准数字温度补偿 [Up to 10ppmC precision ultra-stable voltage reference Digital temperature compensation]
分类和应用: 温度补偿
文件页数/大小: 60 页 / 827 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号71M6515H-IGTR的Datasheet PDF文件第6页浏览型号71M6515H-IGTR的Datasheet PDF文件第7页浏览型号71M6515H-IGTR的Datasheet PDF文件第8页浏览型号71M6515H-IGTR的Datasheet PDF文件第9页浏览型号71M6515H-IGTR的Datasheet PDF文件第11页浏览型号71M6515H-IGTR的Datasheet PDF文件第12页浏览型号71M6515H-IGTR的Datasheet PDF文件第13页浏览型号71M6515H-IGTR的Datasheet PDF文件第14页  
71M6515H  
A Maxim Integrated Products Brand  
Energy Meter IC  
DATA SHEET  
JULY 2011  
Analog Pin Description  
Pin  
No.  
Name  
Type  
Circuit Description  
IA,  
IB,  
IC  
VA,  
VB,  
VC  
VFLT  
VX  
56  
55  
54  
53  
52  
51  
59  
58  
57  
Line Current Sense Inputs: Voltage inputs to the internal A/D converter. Typically,  
they are connected to the output of a current transformer. The input is referenced  
to V3P3A. Unused pins must be tied to V3P3A.  
Line Voltage Sense Inputs: Voltage inputs to the internal A/D converter. Typically,  
they are connected to the output of a resistor divider. The input is referenced to  
V3P3A. Unused pins must be tied to V3P3A.  
Power Fault Input. This pin must be tied to V3P3A.  
Auxiliary input (not used). This pin should be tied to VREF.  
Voltage Reference for the ADC.  
I
6
6
I
I
I
7
6
9
VREF  
I/O  
Crystal Inputs: A 32768Hz crystal should be connected across these pins.  
Typically, a 15pF capacitor is also connected from each pin to GNDA. See the  
datasheet of the crystal manufacturer for details.  
XIN,  
XOUT  
61  
63  
I
8
Pin types: P = Power, O = Output, I = Input, I/O = Input/Output  
The circuit number denotes the equivalent circuit, as specified under “I/O Equivalent Circuits”.  
Digital Pin Description  
Unless otherwise indicated, all inputs and outputs are standard CMOS. Inputs do NOT have internal pull-ups or pull-downs.  
Pin  
No.  
Type  
Circuit  
Name  
Description  
Clock PLL output. Can be enabled and disabled by CKOUT_DSB (see  
Status Mask).  
CKTEST  
6
I/O  
4
D0  
D1  
D2  
D3  
D4  
D5  
D6  
D7  
42  
21  
22  
23  
37  
38  
39  
33  
15  
14  
Input/output pins 0 through 7. These pins must be terminated to  
V3P3D or ground if configured as input pins.  
D0 through D7 are high impedance after reset or power-up and are  
configured as outputs and driven low 140ms after RESETZ goes  
high.  
I/O  
3, 4  
PULSE4  
PULSE3  
O
O
4
4
The fourth pulse generator output  
The third pulse generator output  
The pulse output initial power-up voltage (0: 0V, 1: 3.3V), default is 1.  
This pin must be terminated to V3P3D or ground.  
The UART baud rate (1: 38.4kbd, 0: 19.2kbd). This pin must be  
terminated to V3P3D or ground.  
PULSE_INIT  
BAUD_RATE  
40  
16  
I
I
3
3
Interrupt output, low active. A falling edge indicates the end of a  
measurement frame, as well as alarms. Rises when status word is  
read.  
Internal signal. MUXSYNC falls at the beginning of each conversion  
cycle (multiplexer frame).  
IRQZ  
41  
25  
O
O
4
4
MUXSYNC  
Chip reset: Input pin with internal pull-up resistor, used to reset the chip  
into a known state. For normal operation, this pin is set to 1. To reset  
the chip, this pin is driven to 0 for 5 microseconds. No external reset  
circuitry is necessary for power-up reset.  
RESETZ  
47  
I
1
Page: 10 of 60  
© 20052011 Teridian Semiconductor Corporation  
1.6