欢迎访问ic37.com |
会员登录 免费注册
发布采购

70P2352-IGT/F 参数 Datasheet PDF下载

70P2352-IGT/F图片预览
型号: 70P2352-IGT/F
PDF下载: 下载PDF文件 查看货源
内容描述: 双通道OC - 3 / STM1 - E / E4 LIU [Dual Channel OC-3/ STM1-E/ E4 LIU]
分类和应用:
文件页数/大小: 42 页 / 754 K
品牌: TERIDIAN [ TERIDIAN SEMICONDUCTOR CORPORATION ]
 浏览型号70P2352-IGT/F的Datasheet PDF文件第8页浏览型号70P2352-IGT/F的Datasheet PDF文件第9页浏览型号70P2352-IGT/F的Datasheet PDF文件第10页浏览型号70P2352-IGT/F的Datasheet PDF文件第11页浏览型号70P2352-IGT/F的Datasheet PDF文件第13页浏览型号70P2352-IGT/F的Datasheet PDF文件第14页浏览型号70P2352-IGT/F的Datasheet PDF文件第15页浏览型号70P2352-IGT/F的Datasheet PDF文件第16页  
78P2352  
Dual Channel  
OC-3/ STM1-E/ E4 LIU  
REGISTER DESCRIPTION (CONTINUED)  
PORT-SPECIFIC REGISTERS  
For PA[3:0] = 1-2 = N only. Accessing a register with port address greater than 2 constitutes an invalid command,  
and the read/write operation will be ignored.  
ADDRESS N-0: MODE CONTROL REGISTER  
DFLT  
BIT  
NAME  
TYPE  
DESCRIPTION  
VALUE  
Transmitter Power-Down:  
7
PDTX  
R/W  
0
0 : Normal Operation  
1 : Power-Down. CMI Transmit output is tri-stated.  
Receiver Power-Down:  
6
5
PDRX  
R/W  
R/W  
0
0 : Normal Operation  
1 : Power-Down  
Parallel Mode Interface Selection:  
When PAR=0, PMODE is invalid and defaults to logic ‘1’;  
When PAR=1, (Master Control Register: bit 5), PMODE selects the  
source of the transmit parallel clock, either taken from the framer  
externally or generated internally. Default value is determined by  
CKMODE pin setting upon power up or reset.  
PMODE  
X
0: Slave Timing. PIxCK clock input to the transmitter  
1: Master Timing. PTOxCK clock output from the transmitter  
Serial Mode Interface Selection:  
When PAR=0 (Master Control Register: bit 5), SMOD[1:0] configures  
the transmitter’s system interface. Default values determined by  
CKMODE pin setting upon power up or reset.  
SMOD[1] SMOD[0]  
0
1
0
0
0
1
Synchronous clock and data are passed through a  
FIFO. The CDR is bypassed.  
Synchronous data is passed through the CDR and  
then through the FIFO.  
Plesiochronous data is passed through the CDR to  
recover a clock. FIFO is bypassed because the  
data is not synchronous with the reference clock.  
Loop Timing Mode Enable: The recovered receive  
clock is used as the reference for the transmit DLL  
and FIFO.  
4
SMOD[1]  
R/W  
X
1
1
When PAR=1 (Master Control Regsiter: bit 5), setting SMOD[1:0] = 11  
will enable Loop Timing Mode. Default values are determined by  
CKMODE pin setting upon power up or reset as follows:  
3
SMOD[0]  
R/W  
X
CKMODE Low SMOD[1:0] default = 00 (no effect)  
CKMODE Float SMOD[1:0] default = 11 (loop-timing enable)  
CKMODE High SMOD[1:0] default = 01 (no effect)  
Receive Monitor Mode Enable:  
0: Normal Operation  
1: Adds 20dB of flat gain to the receive signal before equalization  
NOTE: Monitor mode is only available in CMI mode.  
2
MON  
--  
R/W  
R/W  
0
1:0  
00  
Reserved  
Page: 12 of 42  
2006 Teridian Semiconductor Corporation  
Rev. 2.4