欢迎访问ic37.com |
会员登录 免费注册
发布采购

80C52T-16D 参数 Datasheet PDF下载

80C52T-16D图片预览
型号: 80C52T-16D
PDF下载: 下载PDF文件 查看货源
内容描述: CMOS 0至44 MHz的单芯片8位微控制器 [CMOS 0 to 44 MHz Single-chip 8 Bit Microcontroller]
分类和应用: 微控制器
文件页数/大小: 20 页 / 227 K
品牌: TEMIC [ TEMIC SEMICONDUCTORS ]
 浏览型号80C52T-16D的Datasheet PDF文件第10页浏览型号80C52T-16D的Datasheet PDF文件第11页浏览型号80C52T-16D的Datasheet PDF文件第12页浏览型号80C52T-16D的Datasheet PDF文件第13页浏览型号80C52T-16D的Datasheet PDF文件第15页浏览型号80C52T-16D的Datasheet PDF文件第16页浏览型号80C52T-16D的Datasheet PDF文件第17页浏览型号80C52T-16D的Datasheet PDF文件第18页  
80C32/80C52  
MATRA MHS  
Note 1 : ICC is measured with all output pins  
disconnected ; XTAL1 driven with TCLCH, TCHCL =  
5 ns, VIL = VSS + .5 V, VIH = VCC –.5 V ; XTAL2  
N.C. ; EA = RST = Port 0 = VCC. ICC would be slighty  
higher if a crystal oscillator used.  
Figure 9. ICC Test Condition, Idle Mode.  
All other pins are disconnected.  
Idle ICC is measured with all output pins disconnected ;  
XTAL1 driven with TCLCH, TCHCL = 5 ns, VIL =  
VSS + 5 V, VIH = VCC –.5 V ; XTAL2 N.C ; Port 0 =  
VCC ; EA = RST = VSS.  
Power Down ICC is measured with all output pins  
disconnected ; EA = PORT 0 = VCC ; XTAL2 N.C. ;  
RST = VSS.  
Note 2 : Capacitance loading on Ports 0 and 2 may cause  
spurious noise pulses to be superimposed on the VOLS of  
ALE and Ports 1 and 3. The noise is due to external bus  
capacitance discharging into the Port 0 and Port 2 pins  
when these pins make 1 to 0 transitions during bus  
operations. In the worst cases (capacitive loading 100  
pF), the noise pulse on the ALE line may exceed 0.45 V  
may exceed 0,45 V with maxi VOL peak 0.6 V. A Schmitt  
Trigger use is not necessary.  
Figure 10. ICC Test Condition, Active Mode.  
All other pins are disconnected.  
Figure 11. ICC Test Condition, Power Down Mode.  
All other pins are disconnected.  
Figure 12. Clock Signal Waveform for ICC Tests in Active and Idle Modes. TCLCH = TCHCL = 5 ns.  
14  
Rev. E (31/08/95)  
 复制成功!