欢迎访问ic37.com |
会员登录 免费注册
发布采购

CC2511F8RSP 参数 Datasheet PDF下载

CC2511F8RSP图片预览
型号: CC2511F8RSP
PDF下载: 下载PDF文件 查看货源
内容描述: 低功耗的SoC (系统级芯片)与MCU,存储器, 2.4 GHz射频收发器和USB控制器 [Low-Power SoC (System-on-Chip) with MCU, Memory, 2.4 GHz RF Transceiver, and USB Controller]
分类和应用: 存储电信集成电路射频控制器
文件页数/大小: 244 页 / 2899 K
品牌: TAOS [ TEXAS ADVANCED OPTOELECTRONIC SOLUTIONS ]
 浏览型号CC2511F8RSP的Datasheet PDF文件第119页浏览型号CC2511F8RSP的Datasheet PDF文件第120页浏览型号CC2511F8RSP的Datasheet PDF文件第121页浏览型号CC2511F8RSP的Datasheet PDF文件第122页浏览型号CC2511F8RSP的Datasheet PDF文件第124页浏览型号CC2511F8RSP的Datasheet PDF文件第125页浏览型号CC2511F8RSP的Datasheet PDF文件第126页浏览型号CC2511F8RSP的Datasheet PDF文件第127页  
C2510Fx / CC2511Fx  
13.7 MAC Timer (Timer 2)  
The MAC timer is designed for slot timing  
operations used by the MAC layer in an RF  
protocol. The timer includes a highly tunable  
prescaler allowing the user to select a timer  
interval that equals, or is an integer fraction of,  
a transmission slot.  
the 18 bit counter and thus set the maximum  
value.  
The timer 2 interval / time slot, T, can be given  
as:  
T = T2PR · Val(T2CTL.TIP)/ timer tick speed,  
8-bit timer  
where the function Val(x) is set by T2CTL.TIP  
and defined as  
18-bit tunable prescaler  
Val(00) = 64  
13.7.1 Timer Operation  
Val(01) = 128  
This section describes the operation of the  
timer.  
Val(10) = 256  
Val(11) = 1024  
The timer count can be read from the T2CT  
SFR. At each active clock edge, the timer  
count is decremented by one. When the timer  
count reaches 0x00, the register bit  
T2CTL.TEX is set to 1. When T2CTL.TIG=0,  
the timer will not wrap around when the timer  
count reaches 0x00. When T2CTL.TIG=1,  
timer count will wrap around and start counting  
down from 0xFF.  
Example:  
T2PR= 0x09  
T2CTL.TIP= 10  
CLKCON.TICKSPD = 101 (812.5 kHz @ when  
fxosc = 26 MHz)  
T = 9 · 256 / 812.5 kHz = 2.84 ·10-3 s  
If T2CTL.INT=1, IRCON.T2IF will also be  
asserted when T2CTL.TEX is set to 1. An  
interrupt request will be generated if both  
T2CTL.INTand IEN1.T2IEare set to 1.  
13.7.2 Timer 2 DMA Trigger  
There is one DMA trigger associated with  
Timer 2. This is the DMA trigger T2_OVFL,  
which is generated when T2CTL.TEXis set to  
1.  
When a new value is written to the timer count  
register, T2CT, this value is stored in the  
counter immediately. If an active clock edge  
and a write to T2CT occur at the same time,  
the written value will be decremented before it  
is stored.  
13.7.3 Timer 2 Registers  
The SFRs associated with Timer 2 are listed in  
this section. These registers are the following:  
The 18 bit prescaler is controlled by:  
T2CTL– Timer 2 Control  
T2PR– Timer 2 Prescaler  
T2CT– Timer 2 Count  
Timer tick speed (CLKCON.TICKSPD)  
T2CTL.TIP  
Prescaler value (T2PR)  
Note: These registers will be in their reset  
state when returning to active mode from  
PM2 and PM3.  
All events in timer 2 are aligned to timer tick  
speed  
given  
by  
CLKCON.TICKSPD.  
T2CTL.TIP defines how fast the prescaler  
counter counts up towards its maximum value  
where it is reset and starts over again. The  
prescaler value, T2PR, defines the 8 MSB of  
SWRS055D  
Page 123 of 243