欢迎访问ic37.com |
会员登录 免费注册
发布采购

CC1111EMK868-915 参数 Datasheet PDF下载

CC1111EMK868-915图片预览
型号: CC1111EMK868-915
PDF下载: 下载PDF文件 查看货源
内容描述: 低功耗低于1 GHz的射频系统级芯片(SoC )与MCU,存储器,收发器和USB控制器 [Low-power sub-1 GHz RF System-on-Chip (SoC) with MCU, memory, transceiver, and USB controller]
分类和应用: 存储射频控制器
文件页数/大小: 240 页 / 2823 K
品牌: TAOS [ TEXAS ADVANCED OPTOELECTRONIC SOLUTIONS ]
 浏览型号CC1111EMK868-915的Datasheet PDF文件第129页浏览型号CC1111EMK868-915的Datasheet PDF文件第130页浏览型号CC1111EMK868-915的Datasheet PDF文件第131页浏览型号CC1111EMK868-915的Datasheet PDF文件第132页浏览型号CC1111EMK868-915的Datasheet PDF文件第134页浏览型号CC1111EMK868-915的Datasheet PDF文件第135页浏览型号CC1111EMK868-915的Datasheet PDF文件第136页浏览型号CC1111EMK868-915的Datasheet PDF文件第137页  
CC1110Fx / CC1111Fx  
13.9.3 Channel Mode Control  
(overflow), and the four channel compare  
events, respectively. These flags will be  
asserted regardless off the channel n interrupt  
mask bit (TxCCTLn.IM). The CPU interrupt  
flag, IRCON.TxIF will only be asserted if one  
or more of the channel n interrupt mask bits  
are set to 1. An interrupt request is only  
generated when the corresponding interrupt  
mask bit is set together with IEN1.TxEN. The  
interrupt mask bits are T3CCTL0.IM,  
T3CCTL1.IM, T4CCTL0.IM, T4CCTL1.IM,  
T3CTL.OVFIM, and T4CTL.OVFIM. Note that  
enabling an interrupt mask bit will generate a  
new interrupt request if the corresponding  
interrupt flag is set.  
The channel mode is set with each channel’s  
control and status register TxCCTLn.  
Note: before an I/O pin can be used by the  
timer, the required I/O pin must be  
configured as a Timer 3/4 peripheral pin as  
described in section 13.4.6 on page 64.  
13.9.4 Output Compare Mode  
In output compare mode the I/O pin  
associated with a channel is set as an output.  
After the timer has been started, the contents  
of the counter are compared with the contents  
of the channel compare register TxCCn. If the  
compare register equals the counter contents,  
the output pin is set, reset, or toggled  
according to the compare output mode setting  
of TxCCTLn.CMP. Note that all edges on  
output pins are glitch-free when operating in a  
given compare output mode. Writing to the  
compare register TxCC0 does not take effect  
on the output compare value until the counter  
value is 0x00. Writing to the compare register  
TxCC1takes effect immediately.  
When the timer is used in Free-running Mode  
or Modulo Mode the interrupt flags are set as  
follows:  
TIMIF.TxCH0IF  
and  
TIMIF.TxCH1IF are set on compare  
event  
TIMIF.TxOVFIF is set when counter  
reaches terminal count value (overflow)  
When the timer is used in Down Mode the  
interrupt flags are set as follows:  
When a compare occurs, the interrupt flag for  
the appropriate channel (TIMIF.TxCHnIF) is  
asserted. The IRCON.TxIF flag is only  
asserted if the corresponding interrupt mask  
bit TxCCTLn.IM is set to 1. An interrupt  
request is generated if the corresponding  
interrupt mask bit is set together with  
IEN1.TxEN. When operating in up-down  
mode, the interrupt flag for channel 0 is set  
when the counter reaches 0x00 instead of  
when a compare occurs.  
TIMIF.TxCH0IF  
TIMIF.TxCH1IF are set on compare  
event  
TIMIF.TxOVFIF is set when counter  
reaches zero  
and  
When the timer is used in Up/Down Mode the  
interrupt flags are set as follows:  
TIMIF.TxCH0IF  
and  
TIMIF.TxOVFIF are set when the  
counter turns around on zero  
TIMIF.TxCH1IF is set on compare  
event  
For simple PWM use, output compare modes  
3 and 4 are preferred.  
In addition, the CPU interrupt flag,  
IRCON.TxIFwill be asserted if the channel n  
interrupt mask bit (TxCCTLn.IM) is set to 1.  
13.9.5 Timer 3 and 4 Interrupts  
There is one interrupt vector assigned to each  
of the timers. These are T3 and T4 (interrupt  
#11 and #12, see Table 39). The following  
timer events may generate an interrupt  
request:  
13.9.6 Timer 3 and Timer 4 DMA Triggers  
There are two DMA triggers associated with  
Timer 3 and two DMA triggers associated with  
Timer 4. These are DMA triggers T3_CH0,  
T3_CH1, T4_CH0, and T4_CH1, which are  
generated on timer compare events as follows:  
Counter reaches terminal count value  
(overflow) or turns around on zero /  
reach zero  
Output compare event  
T3_CH0: Timer 3 channel 0 compare  
T3_CH1: Timer 3 channel 1 compare  
T4_CH0: Timer 4 channel 0 compare  
T4_CH1: Timer 4 channel 1 compare  
The  
register  
bits  
TIMIF.T3OVFIF,  
TIMIF.T3CH0IF,  
TIMIF.T4OVFIF,  
TIMIF.T3CH1IF, TIMIF.T4CH0IF, and  
TIMIF.T4CH1IF contains the interrupt flags  
for the two terminal count value event  
SWRS033E  
Page 133 of 239  
 复制成功!