欢迎访问ic37.com |
会员登录 免费注册
发布采购

SM89516AC40 参数 Datasheet PDF下载

SM89516AC40图片预览
型号: SM89516AC40
PDF下载: 下载PDF文件 查看货源
内容描述: 8 - 位微控制器,具有64KB闪存1KB RAM的嵌入式 [8 - Bit Micro-controller with 64KB flash 1KB RAM embedded]
分类和应用: 闪存微控制器
文件页数/大小: 25 页 / 512 K
品牌: SYNCMOS [ SYNCMOS TECHNOLOGIES,INC ]
 浏览型号SM89516AC40的Datasheet PDF文件第5页浏览型号SM89516AC40的Datasheet PDF文件第6页浏览型号SM89516AC40的Datasheet PDF文件第7页浏览型号SM89516AC40的Datasheet PDF文件第8页浏览型号SM89516AC40的Datasheet PDF文件第10页浏览型号SM89516AC40的Datasheet PDF文件第11页浏览型号SM89516AC40的Datasheet PDF文件第12页浏览型号SM89516AC40的Datasheet PDF文件第13页  
SyncMOS Technologies Inc.
September 2002
Data Bank Control Register (DBANK, $86)
bit-7
BSE
Read / Write:
Reset value:
R/W
0
Unused
-
*
Unused
-
*
Unused
-
*
BS3
R/W
0
BS2
R/W
0
BS1
R/W
0
SM89516A
bit-0
BS0
R/W
1
Data bank select enable bit BSE = 1 enables the data bank select function
Data bank select enable bit BSE = 0 disables the data bank select function
BS[3:0] setting will map $040~$07F RAM space to entire 1K byte on-chip RAM space.
Internal RAM Control Register (RCON, $85)
bit-7
Unused
Read / Write:
Reset value:
-
*
Unused
-
*
Unused
-
*
Unused
-
*
Unused
-
*
Unused
-
*
RAMS1
R/W
0
bit-0
RAMS0
R/W
0
SM89516A has 768 byte on-chip RAM which can be accessed by external memory addressing method only. (By
instruction MOVX). The address space of instruction MOVX @Rn is determined by bit 1 and bit 0 (RAMS1,
RAMS0) of RCON. The default setting of RAMS1, RAMS0 bits is 00 (page0).
RAMS1
0
0
1
RAMS0
0
1
0
MOVX @Ri i=0,1 mapping to expended RAM address
$0000 ~ $00FF
$0100 ~ $01FF
$0200 ~ $02FF
The port 0, port2, port3.6 and port3.7 can be used as general purpose I/O pin while port0 is open-drain structure.
System Control Register (SCONF, $BF)
bit-7
WDR
Read / Write:
Reset value:
R/W
0
Unused
-
*
Unused
-
*
Unused
-
*
Unused
-
*
Unused
-
*
OME
R/W
0
bit-0
ALEI
R/W
0
WDR : Watch Dog Timer Reset. When system reset by Watch Dog Timer overflow. WDR will be set to 1, The bit 7 (WDR)
of SCONF is Watch Dog Timer Reset bit. It will be set to 1 when reset signal generated by WDT overflow. User
should check WDR bit whenever un-predicted reset happened.
Specifications subject to change without notice,contact your sales representatives for the most recent information.
9/25
Ver 1.2
SM89516A 09/02