欢迎访问ic37.com |
会员登录 免费注册
发布采购

SM59R16A5C25 参数 Datasheet PDF下载

SM59R16A5C25图片预览
型号: SM59R16A5C25
PDF下载: 下载PDF文件 查看货源
内容描述: SM59R16A5 / SM59R09A5 / SM59R05A5\n8位微控制器\n64KB / 36KB / 20KB具有ISP功能的Flash\n和2KB RAM的嵌入式 [SM59R16A5/SM59R09A5/SM59R05A5 8-Bit Micro-controller 64KB/36KB/20KB with ISP Flash & 2KB RAM embedded]
分类和应用: 微控制器
文件页数/大小: 89 页 / 3025 K
品牌: SYNCMOS [ SYNCMOS TECHNOLOGIES,INC ]
 浏览型号SM59R16A5C25的Datasheet PDF文件第34页浏览型号SM59R16A5C25的Datasheet PDF文件第35页浏览型号SM59R16A5C25的Datasheet PDF文件第36页浏览型号SM59R16A5C25的Datasheet PDF文件第37页浏览型号SM59R16A5C25的Datasheet PDF文件第39页浏览型号SM59R16A5C25的Datasheet PDF文件第40页浏览型号SM59R16A5C25的Datasheet PDF文件第41页浏览型号SM59R16A5C25的Datasheet PDF文件第42页  
SM59R16A5/SM59R09A5/SM59R05A5  
8-Bit Micro-controller  
64KB/36KB/20KB with ISP Flash  
& 2KB RAM embedded  
Mnemonic: T2CON  
Address: C8h  
7
6
5
4
3
2
-
1
0
Reset  
00H  
T2PS[2:0]  
T2R[1:0]  
T2I[1:0]  
T2PS[2:0]: Prescaler select bit:  
T2PS = 000 – timer 2 is clocked with the oscillator frequency.  
T2PS = 001 – timer 2 is clocked with 1/2 of the oscillator frequency.  
T2PS = 010 – timer 2 is clocked with 1/4 of the oscillator frequency.  
T2PS = 011 – timer 2 is clocked with 1/6 of the oscillator frequency.  
T2PS = 100 – timer 2 is clocked with 1/8 of the oscillator frequency.  
T2PS = 101 – timer 2 is clocked with 1/12 of the oscillator frequency.  
T2PS = 110 – timer 2 is clocked with 1/24 of the oscillator frequency.  
T2R[1:0]: Timer 2 reload mode selection  
T2R[1:0] = 0X – Reload disabled  
T2R[1:0] = 10 – Mode 0: Auto Reload  
T2R[1:0] = 11 – Mode 1: T2EX Falling Edge Reload  
T2I[1:0]: Timer 2 input selection  
T2I[1:0] = 00 – Timer 2 stop  
T2I[1:0] = 01 – Input frequency from prescaler(T2PS[2:0])  
T2I[1:0] = 10 – Timer 2 is incremented by external signal at pin T2  
T2I[1:0] = 11 – internal clock input is gated to the Timer 2  
Mnemonic: CCCON  
Address: C9h  
7
6
5
4
3
2
1
0
Reset  
00H  
CCI3  
CCI2  
CCI1  
CCI0  
CCF3  
CCF2  
CCF1  
CCF0  
CCI3: Compare/Capture 3 interrupt control bit.  
“1” is enable.  
CCI2: Compare/Capture 2 interrupt control bit.  
“1” is enable.  
CCI1: Compare/Capture 1 interrupt control bit.  
“1” is enable.  
CCI0: Compare/Capture 0 interrupt control bit.  
“1” is enable.  
CCF3: Compare/Capture 3 flag set by hardware. This flag can be cleared by software.  
CCF2: Compare/Capture 2 flag set by hardware. This flag can be cleared by software.  
CCF1: Compare/Capture 1 flag set by hardware. This flag can be cleared by software.  
CCF0: Compare/Capture 0 flag set by hardware. This flag can be cleared by software.  
Compare/Capture interrupt share T2 interrupt vector.  
Mnemonic: CCEN  
Address: C1h  
7
--  
6
5
4
3
--  
2
1
0
Reset  
00H  
COCAM1[2:0]  
COCAM0[2:0]  
COCAM1[2:0] 000: Compare/Capture disable  
001: Compare enable but no output on Pin  
010: Compare mode 0  
011: Compare mode 1  
100: Capture on rising edge at pin CC1  
101: Capture on falling edge at pin CC1  
110: Capture on both rising and falling edge at pin CC1  
111: Capture on write operation into register CC1  
COCAM0[2:0] 000: Compare/Capture disable  
001: Compare enable but no output on Pin  
010: Compare mode 0  
011: Compare mode 1  
Specifications subject to change without notice contact your sales representatives for the most recent information.  
ISSFD-M047 38 Ver.G SM59R16A5 01/2014