欢迎访问ic37.com |
会员登录 免费注册
发布采购

S24022 参数 Datasheet PDF下载

S24022图片预览
型号: S24022
PDF下载: 下载PDF文件 查看货源
内容描述: 精密复位控制器和2K I2C存储器既RESET和RESET输出 [Precision RESET Controller and 2K I2C Memory With Both RESET and RESET Outputs]
分类和应用: 存储控制器
文件页数/大小: 14 页 / 82 K
品牌: SUMMIT [ SUMMIT MICROELECTRONICS, INC. ]
 浏览型号S24022的Datasheet PDF文件第2页浏览型号S24022的Datasheet PDF文件第3页浏览型号S24022的Datasheet PDF文件第4页浏览型号S24022的Datasheet PDF文件第5页浏览型号S24022的Datasheet PDF文件第7页浏览型号S24022的Datasheet PDF文件第8页浏览型号S24022的Datasheet PDF文件第9页浏览型号S24022的Datasheet PDF文件第10页  
S24022/S24023
Acknowledge Polling
When the S24022/23 is performing an internal WRITE
operation, it will ignore any new START conditions. Since
the device will only return an acknowledge after it accepts
the START, the part can be continuously queried until an
acknowledge is issued, indicating that the internal WRITE
cycle is complete.
To poll the device, give it a START condition, followed by
a slave address for a WRITE operation (See Figure 6).
Internal WRITE Cycle
In Progress;
Begin ACK Polling
READ OPERATIONS
Read operations are initiated with the R/W bit of the
identification field set to “1.” There are four different read
options:
1.
2.
3.
4.
Current Address Byte Read
Random Address Byte Read
Current Address Sequential Read
Random Address Sequential Read
Issue Start
Issue Slave
Address and
R/W = 0
Issue Stop
Current Address Byte Read
The S24022/23 contains an internal address counter
which maintains the address of the last word accessed,
incremented by one. If the last address accessed (either
a read or write) was to address location n, the next read
operation would access data from address location n+1
and increment the current address pointer. When the
S24022/23 receives the slave address field with the R/W
bit set to “1,” it issues an acknowledge and transmits the
8-bit word stored at address location n+1.
The current address byte read operation only accesses a
single byte of data. The master does not acknowledge the
transfer, but does generate a stop condition. At this point,
the S24022/23 discontinues data transmission. See Fig-
ure 7 for the address acknowledge and data transfer
sequence.
ACK
Returned?
No
Yes (Internal WRITE Cycle is completed)
Next
operation a
WRITE?
Yes
Issue Byte
Address
Issue Stop
No
Proceed with
WRITE
Await Next
Command
2010 ILL9 1.0
FIGURE 6. ACKNOWLEDGE POLLING
SDA Bus Activity
1
X X X R
W
A
C
K
Data Byte
1 0 1 0
S
Device
T
Type
A
Address
R
T
1
D D D D D D D D
7 6 5 4 3 2 1 0
1
S
T
O
P
Read/Write
1= Read
Slave Address
Master sends Read
request to Slave
Lack of ACK (low)
from Master
determines last
data byte to be read
Slave sends
Data to Master
Slave Transmitter
to
Master Receiver
Master Transmitter
to
Slave Receiver
Shading Denotes
24022/23
SDA Output Active
2010 ILL 10 1.1
FIGURE 7. CURRENT ADDRESS BYTE READ MODE
2010 1.4 5/3/98
6