欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM32F103R4T6AXXX 参数 Datasheet PDF下载

STM32F103R4T6AXXX图片预览
型号: STM32F103R4T6AXXX
PDF下载: 下载PDF文件 查看货源
内容描述: 基于ARM的低密度高性能线的32位MCU,具有16或32 KB闪存, USB , CAN ,6个定时器, 2的ADC ,6个通信接口 [Low-density performance line, ARM-based 32-bit MCU with 16 or 32 KB Flash, USB, CAN, 6 timers, 2 ADCs, 6 communication interfaces]
分类和应用: 闪存通信
文件页数/大小: 80 页 / 1067 K
品牌: STMICROELECTRONICS [ STMICROELECTRONICS ]
 浏览型号STM32F103R4T6AXXX的Datasheet PDF文件第7页浏览型号STM32F103R4T6AXXX的Datasheet PDF文件第8页浏览型号STM32F103R4T6AXXX的Datasheet PDF文件第9页浏览型号STM32F103R4T6AXXX的Datasheet PDF文件第10页浏览型号STM32F103R4T6AXXX的Datasheet PDF文件第12页浏览型号STM32F103R4T6AXXX的Datasheet PDF文件第13页浏览型号STM32F103R4T6AXXX的Datasheet PDF文件第14页浏览型号STM32F103R4T6AXXX的Datasheet PDF文件第15页  
STM32F103x4, STM32F103x6
Figure 2.
Clock tree
8 MHz
HSI RC
Description
HSI
/2
USB
Prescaler
/1, 1.5
48 MHz
USBCLK
to USB interface
HCLK
to AHB bus, core,
memory and DMA
to Cortex System timer
FCLK Cortex
free running clock
PCLK1
to APB1
peripherals
Peripheral Clock
Enable (13 bits)
72 MHz max
Clock
Enable (3 bits)
PLLSRC
PLLMUL
..., x16
x2, x3, x4
PLL
HSI
PLLCLK
HSE
SW
SYSCLK
/8
AHB
Prescaler
72 MHz
/1, 2..512
max
APB1
Prescaler
/1, 2, 4, 8, 16
36 MHz max
CSS
TIM2, TIM3
to TIM2, TIM3
If (APB1 prescaler =1) x1
TIMXCLK
else
x2
Peripheral Clock
Enable (3 bits)
PLLXTPRE
OSC_OUT
OSC_IN
4-16 MHz
HSE OSC
/2
APB2
Prescaler
/1, 2, 4, 8, 16
72 MHz max
Peripheral Clock
Enable (11 bits)
PCLK2
to APB2
peripherals
TIM1 timer
to TIM1
If (APB2 prescaler =1) x1
TIM1CLK
else
x2
Peripheral Clock
LSE
to RTC
/128
OSC32_IN
OSC32_OUT
LSE OSC
32.768 kHz
ADC
Prescaler
/2, 4, 6, 8
Enable (1 bit)
to ADC
RTCCLK
RTCSEL[1:0]
ADCCLK
LSI RC
40 kHz
LSI
to Independent Watchdog (IWDG)
IWDGCLK
Legend:
Main
Clock Output
/2
PLLCLK
HSI
HSE
SYSCLK
MCO
HSE = high-speed external clock signal
HSI = high-speed internal clock signal
LSI = low-speed internal clock signal
LSE = low-speed external clock signal
MCO
ai15176
1. When the HSI is used as a PLL clock input, the maximum system clock frequency that can be achieved is
64 MHz.
2. For the USB function to be available, both HSE and PLL must be enabled, with the CPU running at either
48 MHz or 72 MHz.
3. To have an ADC conversion time of 1 µs, APB2 must be at 14 MHz, 28 MHz or 56 MHz.
Doc ID 15060 Rev 3
11/80