欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM32F103R4H6AXXX 参数 Datasheet PDF下载

STM32F103R4H6AXXX图片预览
型号: STM32F103R4H6AXXX
PDF下载: 下载PDF文件 查看货源
内容描述: 基于ARM的低密度高性能线的32位MCU,具有16或32 KB闪存, USB , CAN ,6个定时器, 2的ADC ,6个通信接口 [Low-density performance line, ARM-based 32-bit MCU with 16 or 32 KB Flash, USB, CAN, 6 timers, 2 ADCs, 6 communication interfaces]
分类和应用: 闪存通信
文件页数/大小: 80 页 / 1067 K
品牌: STMICROELECTRONICS [ STMICROELECTRONICS ]
 浏览型号STM32F103R4H6AXXX的Datasheet PDF文件第55页浏览型号STM32F103R4H6AXXX的Datasheet PDF文件第56页浏览型号STM32F103R4H6AXXX的Datasheet PDF文件第57页浏览型号STM32F103R4H6AXXX的Datasheet PDF文件第58页浏览型号STM32F103R4H6AXXX的Datasheet PDF文件第60页浏览型号STM32F103R4H6AXXX的Datasheet PDF文件第61页浏览型号STM32F103R4H6AXXX的Datasheet PDF文件第62页浏览型号STM32F103R4H6AXXX的Datasheet PDF文件第63页  
STM32F103x4, STM32F103x6
Electrical characteristics
SPI interface characteristics
Unless otherwise specified, the parameters given in
Table 41
are derived from tests
performed under the ambient temperature, f
PCLKx
frequency and V
DD
supply voltage
conditions summarized in
Table 9.
Refer to
Section 5.3.12: I/O port characteristics
function characteristics (NSS, SCK, MOSI, MISO).
Table 41.
Symbol
f
SCK
1/t
c(SCK)
t
r(SCK)
t
f(SCK)
DuCy(SCK)
SPI characteristics
(1)
Parameter
SPI clock frequency
Slave mode
SPI clock rise and fall
time
SPI slave input clock
duty cycle
Capacitive load: C = 30 pF
Slave mode
Slave mode
Slave mode
30
4t
PCLK
2t
PCLK
50
5
5
5
4
0
2
3t
PCLK
10
25
5
15
2
ns
60
18
8
70
ns
%
Conditions
Master mode
Min
Max
18
MHz
Unit
t
su(NSS)(2)
NSS setup time
t
h(NSS)(2)
NSS hold time
t
w(SCKH)(2)
Master mode, f
PCLK
= 36 MHz,
(2)
SCK high and low time
t
w(SCKL)
presc = 4
t
su(MI) (2)
t
su(SI)(2)
t
h(MI) (2)
t
h(SI)(2)
t
a(SO)(2)(3)
t
dis(SO)(2)(4)
Master mode
Data input setup time
Slave mode
Master mode
Data input hold time
Slave mode
Data output access
time
Data output disable
time
Slave mode, f
PCLK
= 20 MHz
Slave mode
Slave mode (after enable edge)
Master mode (after enable edge)
Slave mode (after enable edge)
Data output hold time
Master mode (after enable edge)
t
v(SO) (2)(1)
Data output valid time
t
v(MO)(2)(1)
Data output valid time
t
h(SO)(2)
t
h(MO)(2)
1. Remapped SPI1 characteristics to be determined.
2. Based on characterization, not tested in production.
3. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate
the data.
4. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put
the data in Hi-Z
Doc ID 15060 Rev 3
59/80