欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM32F405RG 参数 Datasheet PDF下载

STM32F405RG图片预览
型号: STM32F405RG
PDF下载: 下载PDF文件 查看货源
内容描述: ARM的Cortex- M4 32B MCUFPU , 210DMIPS ,高达1MB闪存/ 1924KB RAM , USB OTG HS / FS [ARM Cortex-M4 32b MCUFPU, 210DMIPS, up to 1MB Flash/1924KB RAM, USB OTG HS/FS]
分类和应用: 闪存
文件页数/大小: 185 页 / 5432 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号STM32F405RG的Datasheet PDF文件第175页浏览型号STM32F405RG的Datasheet PDF文件第176页浏览型号STM32F405RG的Datasheet PDF文件第177页浏览型号STM32F405RG的Datasheet PDF文件第178页浏览型号STM32F405RG的Datasheet PDF文件第180页浏览型号STM32F405RG的Datasheet PDF文件第181页浏览型号STM32F405RG的Datasheet PDF文件第182页浏览型号STM32F405RG的Datasheet PDF文件第183页  
STM32F405xx, STM32F407xx  
Revision history  
Table 98. Document revision history (continued)  
Revision Changes  
Date  
Updated Figure 5: STM32F40x block diagram and Figure 7: Power  
supply supervisor interconnection with internal reset OFF  
Added SDIO, added notes related to FSMC and SPI/I2S in Table 2:  
STM32F405xx and STM32F407xx: features and peripheral counts.  
Starting from Silicon revision Z, USB OTG full-speed interface is now  
available for all STM32F405xx devices.  
Added full information on WLCSP90 package together with  
corresponding part numbers.  
Changed number of AHB buses to 3.  
Modified available Flash memory sizes in Section 2.2.4: Embedded  
Flash memory.  
Modified number of maskable interrupt channels in Section 2.2.10:  
Nested vectored interrupt controller (NVIC).  
Updated case of Regulator ON/internal reset ON, Regulator  
ON/internal reset OFF, and Regulator OFF/internal reset ON in  
Section 2.2.16: Voltage regulator.  
Updated standby mode description in Section 2.2.19: Low-power  
modes.  
Added Note 1 below Figure 16: STM32F40x UFBGA176 ballout.  
Added Note 1 below Figure 17: STM32F40x WLCSP90 ballout.  
Updated Table 7: STM32F40x pin and ball definitions.  
Added Table 8: FSMC pin definition.  
31-May-2012  
3
Removed OTG_HS_INTN alternate function in Table 7: STM32F40x  
pin and ball definitions and Table 9: Alternate function mapping.  
Removed I2S2_WS on PB6/AF5 in Table 9: Alternate function  
mapping.  
Replaced JTRST by NJTRST, removed ETH_RMII _TX_CLK, and  
modified I2S3ext_SD on PC11 in Table 9: Alternate function mapping.  
Added Table 10: STM32F40x register boundary addresses.  
Updated Figure 18: STM32F40x memory map.  
Updated VDDA and VREF+ decoupling capacitor in Figure 21: Power  
supply scheme.  
Added power dissipation maximum value for WLCSP90 in Table 14:  
General operating conditions.  
Updated VPOR/PDR in Table 19: Embedded reset and power control  
block characteristics.  
Updated notes in Table 21: Typical and maximum current consumption  
in Run mode, code with data processing running from Flash memory  
(ART accelerator disabled), Table 20: Typical and maximum current  
consumption in Run mode, code with data processing running from  
Flash memory (ART accelerator enabled) or RAM, and Table 22:  
Typical and maximum current consumption in Sleep mode.  
Updated maximum current consumption at TA = 25 °n Table 23:  
Typical and maximum current consumptions in Stop mode.  
DocID022152 Rev 4  
179/185  
 复制成功!