欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM32F302RC 参数 Datasheet PDF下载

STM32F302RC图片预览
型号: STM32F302RC
PDF下载: 下载PDF文件 查看货源
内容描述: ARM的Cortex- M4F 32B MCUFPU ,高达256 KB的SRAM Flash48KB [ARM Cortex-M4F 32b MCUFPU, up to 256KB Flash48KB SRAM]
分类和应用: 静态存储器
文件页数/大小: 133 页 / 2061 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号STM32F302RC的Datasheet PDF文件第22页浏览型号STM32F302RC的Datasheet PDF文件第23页浏览型号STM32F302RC的Datasheet PDF文件第24页浏览型号STM32F302RC的Datasheet PDF文件第25页浏览型号STM32F302RC的Datasheet PDF文件第27页浏览型号STM32F302RC的Datasheet PDF文件第28页浏览型号STM32F302RC的Datasheet PDF文件第29页浏览型号STM32F302RC的Datasheet PDF文件第30页  
Functional overview  
STM32F302xx/STM32F303xx  
3.18  
Inter-integrated circuit interface (I2C)  
2
Up to two I C bus interfaces can operate in multimaster and slave modes. They can support  
standard (up to 100 KHz), fast (up to 400 KHz) and fast mode + (up to 1 MHz) modes.  
Both support 7-bit and 10-bit addressing modes, multiple 7-bit slave addresses  
(2 addresses, 1 with configurable mask). They also include programmable analog and  
digital noise filters.  
Table 4.  
Comparison of I2C analog and digital filters  
Analog filter  
Digital filter  
Pulse width of  
suppressed spikes  
Programmable length from 1 to 15  
I2C peripheral clocks  
50 ns  
1. Extra filtering capability vs.  
standard requirements.  
Benefits  
Available in Stop mode  
2. Stable length  
Disabled when Wakeup from Stop  
mode is enabled  
Variations depending on  
temperature, voltage, process  
Drawbacks  
In addition, they provide hardware support for SMBUS 2.0 and PMBUS 1.1: ARP capability,  
Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and  
ALERT protocol management. They also have a clock domain independent from the CPU  
clock, allowing the I2Cx (x=1,2) to wake up the MCU from Stop mode on address match.  
The I2C interfaces can be served by the DMA controller.  
Refer to Table 5 for the features available in I2C1 and I2C2.  
2
Table 5.  
STM32F30xB/C I C implementation  
I2C features(1)  
I2C1  
I2C2  
7-bit addressing mode  
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
X
10-bit addressing mode  
Standard mode (up to 100 kbit/s)  
Fast mode (up to 400 kbit/s)  
Fast Mode Plus with 20mA output drive I/Os (up to 1 Mbit/s)  
Independent clock  
SMBus  
Wakeup from STOP  
1. X = supported.  
26/133  
Doc ID 023353 Rev 5  
 
 
 复制成功!