欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM32F103RET6 参数 Datasheet PDF下载

STM32F103RET6图片预览
型号: STM32F103RET6
PDF下载: 下载PDF文件 查看货源
内容描述: 闪存256到512千字节 [256 to 512 Kbytes of Flash memory]
分类和应用: 闪存微控制器和处理器外围集成电路PC时钟
文件页数/大小: 130 页 / 1933 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号STM32F103RET6的Datasheet PDF文件第91页浏览型号STM32F103RET6的Datasheet PDF文件第92页浏览型号STM32F103RET6的Datasheet PDF文件第93页浏览型号STM32F103RET6的Datasheet PDF文件第94页浏览型号STM32F103RET6的Datasheet PDF文件第96页浏览型号STM32F103RET6的Datasheet PDF文件第97页浏览型号STM32F103RET6的Datasheet PDF文件第98页浏览型号STM32F103RET6的Datasheet PDF文件第99页  
STM32F103xC, STM32F103xD, STM32F103xE  
I2S - SPI characteristics  
Electrical characteristics  
2
Unless otherwise specified, the parameters given in Table 53 for SPI or in Table 54 for I S  
are derived from tests performed under ambient temperature, f  
frequency and V  
PCLKx  
DD  
supply voltage conditions summarized in Table 10.  
Refer to Section 5.3.14: I/O port characteristics for more details on the input/output alternate  
2
function characteristics (NSS, SCK, MOSI, MISO for SPI and WS, CK, SD for I S).  
Table 53. SPI characteristics  
Symbol  
Parameter  
Conditions  
Master mode  
Min  
Max  
Unit  
18  
18  
fSCK  
1/tc(SCK)  
SPI clock frequency  
MHz  
Slave mode  
tr(SCK)  
tf(SCK)  
SPI clock rise and fall  
time  
Capacitive load: C = 30 pF  
8
ns  
%
SPI slave input clock duty  
cycle  
DuCy(SCK)  
Slave mode  
30  
70  
(1)  
tsu(NSS)  
NSS setup time  
NSS hold time  
Slave mode  
Slave mode  
4tPCLK  
2tPCLK  
(1)  
th(NSS)  
(1)  
tw(SCKH)  
tw(SCKL)  
Master mode, fPCLK = 36 MHz,  
presc = 4  
SCK high and low time  
Data input setup time  
50  
60  
(1)  
(1)  
Master mode  
Slave mode  
Master mode  
Slave mode  
5
5
5
4
0
2
tsu(MI)  
tsu(SI)  
(1)  
(1)  
th(MI)  
Data input hold time  
ns  
(1)  
th(SI)  
(1)(2)  
ta(SO)  
Data output access time Slave mode, fPCLK = 20 MHz  
Data output disable time Slave mode  
3tPCLK  
10  
(1)(3)  
tdis(SO)  
(1)  
tv(SO)  
Data output valid time  
Data output valid time  
Slave mode (after enable edge)  
Master mode (after enable edge)  
Slave mode (after enable edge)  
Master mode (after enable edge)  
25  
(1)  
tv(MO)  
5
(1)  
th(SO)  
15  
2
Data output hold time  
(1)  
th(MO)  
1. Based on characterization, not tested in production.  
2. Min time is for the minimum time to drive the output and the max time is for the maximum time to validate  
the data.  
3. Min time is for the minimum time to invalidate the output and the max time is for the maximum time to put  
the data in Hi-Z  
Doc ID 14611 Rev 8  
95/130