欢迎访问ic37.com |
会员登录 免费注册
发布采购

STM32F103RCT7 参数 Datasheet PDF下载

STM32F103RCT7图片预览
型号: STM32F103RCT7
PDF下载: 下载PDF文件 查看货源
内容描述: 高密度高性能线的基于ARM的32位MCU,具有256至512KB闪存, USB , CAN ,11个定时器, 3的ADC ,13个通信接口 [High-density performance line ARM-based 32-bit MCU with 256 to 512KB Flash, USB, CAN, 11 timers, 3 ADCs, 13 communication interfaces]
分类和应用: 闪存通信
文件页数/大小: 130 页 / 1933 K
品牌: STMICROELECTRONICS [ ST ]
 浏览型号STM32F103RCT7的Datasheet PDF文件第13页浏览型号STM32F103RCT7的Datasheet PDF文件第14页浏览型号STM32F103RCT7的Datasheet PDF文件第15页浏览型号STM32F103RCT7的Datasheet PDF文件第16页浏览型号STM32F103RCT7的Datasheet PDF文件第18页浏览型号STM32F103RCT7的Datasheet PDF文件第19页浏览型号STM32F103RCT7的Datasheet PDF文件第20页浏览型号STM32F103RCT7的Datasheet PDF文件第21页  
STM32F103xC, STM32F103xD, STM32F103xE  
Description  
2.3.10  
Boot modes  
At startup, boot pins are used to select one of three boot options:  
Boot from user Flash: you have an option to boot from any of two memory banks. By  
default, boot from Flash memory bank 1 is selected. You can choose to boot from Flash  
memory bank 2 by setting a bit in the option bytes.  
Boot from system memory  
Boot from embedded SRAM  
The boot loader is located in system memory. It is used to reprogram the Flash memory by  
using USART1.  
2.3.11  
Power supply schemes  
V
= 2.0 to 3.6 V: external power supply for I/Os and the internal regulator.  
DD  
Provided externally through V pins.  
DD  
V
, V  
= 2.0 to 3.6 V: external analog power supplies for ADC, DAC, Reset blocks,  
SSA DDA  
RCs and PLL (minimum voltage to be applied to VDDA is 2.4 V when the ADC or DAC  
is used). V and V must be connected to V and V , respectively.  
DDA  
SSA  
DD  
SS  
V
= 1.8 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup  
BAT  
registers (through power switch) when V is not present.  
DD  
For more details on how to connect power pins, refer to Figure 12: Power supply scheme.  
2.3.12  
Power supply supervisor  
The device has an integrated power-on reset (POR)/power-down reset (PDR) circuitry. It is  
always active, and ensures proper operation starting from/down to 2 V. The device remains  
in reset mode when V is below a specified threshold, V  
, without the need for an  
DD  
POR/PDR  
external reset circuit.  
The device features an embedded programmable voltage detector (PVD) that monitors the  
/V power supply and compares it to the V threshold. An interrupt can be  
V
DD DDA  
PVD  
generated when V /V  
drops below the V  
threshold and/or when V /V  
is higher  
DD DDA  
PVD  
DD DDA  
than the V  
threshold. The interrupt service routine can then generate a warning  
PVD  
message and/or put the MCU into a safe state. The PVD is enabled by software. Refer to  
Table 12: Embedded reset and power control block characteristics for the values of  
V
and V  
.
POR/PDR  
PVD  
2.3.13  
Voltage regulator  
The regulator has three operation modes: main (MR), low power (LPR) and power down.  
MR is used in the nominal regulation mode (Run)  
LPR is used in the Stop modes.  
Power down is used in Standby mode: the regulator output is in high impedance: the  
kernel circuitry is powered down, inducing zero consumption (but the contents of the  
registers and SRAM are lost)  
This regulator is always enabled after reset. It is disabled in Standby mode.  
Doc ID 14611 Rev 8  
17/130