Electrical characteristics
STM32F103xC, STM32F103xD, STM32F103xE
(1)
Table 37. Synchronous non-multiplexed PSRAM write timings
VDD_IO = V and CL = 15 pF
Symbol
tw(CLK)
Parameter
Min
Max
Unit
FSMC_CLK period
TBD
-
-
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
td(CLKH-NExL)
td(CLKH-NExH)
td(
FSMC_CLK high to FSMC_NEx low (x = 0...2)
FSMC_CLK high to FSMC_NEx high (x = 0...2)
FSMC_CLK high to FSMC_NADV low
TBD
x
-
-
TBD
CLK NADVL
H-
)
td(CLKH-NADVH) FSMC_CLK high to FSMC_NADV high
TBD
-
-
td(CLKH-AV)
FSMC_CLK high to FSMC_Ax valid (x = 16...25)
FSMC_CLK high to FSMC_Ax invalid (x = 16...25)
FSMC_CLK high to FSMC_NWE low
TBD
td(CLKH-AIV)
td(CLKH-NWEL)
td(CLKH-NWEH)
td(CLKH-NOEL)
td(CLKH-NOEH)
tsu(DV-CLKH)
th(CLKH-DV)
TBD
-
-
TBD
FSMC_CLK high to FSMC_NWE high
TBD
-
-
FSMC_CLK high to FSMC_NOE low
TBD
FSMC_CLK high to FSMC_NOE high
TBD
TBD
TBD
TBD
TBD
-
-
-
-
-
FSMC_D[15:0] valid data before FSMC_CLK high
FSMC_D[15:0] valid data after FSMC_CLK high
FSMC_CLK high to FSMC_CLK valid
tv(Data-CLK)
th(CLKH-NWAITV) FSMC_NWAIT valid after FSMC_CLK high
1. TBD = to be determined.
70/118